java -Xmx6000000000 -jar ./plugins/org.eclipse.equinox.launcher_1.3.100.v20150511-1540.jar -data ./data --generate-csv --csv-dir ../../../releaseScripts/default/UAutomizer-linux/csv --cacsl2boogietranslator.bitprecise.bitfields false -tc ../../../trunk/examples/toolchains/AutomizerC.xml -s ../../../trunk/examples/settings/cade18-smtinterpol/svcomp-DerefFreeMemtrack-32bit-Automizer_Camel.epf -i ../../../trunk/examples/svcomp/array-memsafety/subseq-alloca_true-valid-memsafety_true-termination.i -------------------------------------------------------------------------------- This is Ultimate 0.1.23-666feb3-m [2018-04-11 20:48:28,468 INFO L170 SettingsManager]: Resetting all preferences to default values... [2018-04-11 20:48:28,469 INFO L174 SettingsManager]: Resetting UltimateCore preferences to default values [2018-04-11 20:48:28,478 INFO L177 SettingsManager]: Ultimate Commandline Interface provides no preferences, ignoring... [2018-04-11 20:48:28,478 INFO L174 SettingsManager]: Resetting Boogie Preprocessor preferences to default values [2018-04-11 20:48:28,479 INFO L174 SettingsManager]: Resetting Boogie Procedure Inliner preferences to default values [2018-04-11 20:48:28,479 INFO L174 SettingsManager]: Resetting Abstract Interpretation preferences to default values [2018-04-11 20:48:28,480 INFO L174 SettingsManager]: Resetting LassoRanker preferences to default values [2018-04-11 20:48:28,482 INFO L174 SettingsManager]: Resetting Reaching Definitions preferences to default values [2018-04-11 20:48:28,482 INFO L174 SettingsManager]: Resetting SyntaxChecker preferences to default values [2018-04-11 20:48:28,483 INFO L177 SettingsManager]: Büchi Program Product provides no preferences, ignoring... [2018-04-11 20:48:28,483 INFO L174 SettingsManager]: Resetting LTL2Aut preferences to default values [2018-04-11 20:48:28,484 INFO L174 SettingsManager]: Resetting BlockEncodingV2 preferences to default values [2018-04-11 20:48:28,485 INFO L174 SettingsManager]: Resetting AutomataScriptInterpreter preferences to default values [2018-04-11 20:48:28,486 INFO L174 SettingsManager]: Resetting BuchiAutomizer preferences to default values [2018-04-11 20:48:28,488 INFO L174 SettingsManager]: Resetting CACSL2BoogieTranslator preferences to default values [2018-04-11 20:48:28,489 INFO L174 SettingsManager]: Resetting CodeCheck preferences to default values [2018-04-11 20:48:28,491 INFO L174 SettingsManager]: Resetting InvariantSynthesis preferences to default values [2018-04-11 20:48:28,492 INFO L174 SettingsManager]: Resetting RCFGBuilder preferences to default values [2018-04-11 20:48:28,493 INFO L174 SettingsManager]: Resetting TraceAbstraction preferences to default values [2018-04-11 20:48:28,495 INFO L177 SettingsManager]: TraceAbstractionConcurrent provides no preferences, ignoring... [2018-04-11 20:48:28,495 INFO L177 SettingsManager]: TraceAbstractionWithAFAs provides no preferences, ignoring... [2018-04-11 20:48:28,495 INFO L174 SettingsManager]: Resetting IcfgTransformer preferences to default values [2018-04-11 20:48:28,496 INFO L174 SettingsManager]: Resetting Boogie Printer preferences to default values [2018-04-11 20:48:28,497 INFO L174 SettingsManager]: Resetting Witness Printer preferences to default values [2018-04-11 20:48:28,498 INFO L177 SettingsManager]: Boogie PL CUP Parser provides no preferences, ignoring... [2018-04-11 20:48:28,498 INFO L174 SettingsManager]: Resetting CDTParser preferences to default values [2018-04-11 20:48:28,499 INFO L174 SettingsManager]: Resetting PEA to Boogie preferences to default values [2018-04-11 20:48:28,499 INFO L177 SettingsManager]: AutomataScriptParser provides no preferences, ignoring... [2018-04-11 20:48:28,500 INFO L174 SettingsManager]: Resetting Witness Parser preferences to default values [2018-04-11 20:48:28,500 INFO L181 SettingsManager]: Finished resetting all preferences to default values... [2018-04-11 20:48:28,500 INFO L98 SettingsManager]: Beginning loading settings from /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/../../../trunk/examples/settings/cade18-smtinterpol/svcomp-DerefFreeMemtrack-32bit-Automizer_Camel.epf [2018-04-11 20:48:28,522 INFO L110 SettingsManager]: Loading preferences was successful [2018-04-11 20:48:28,523 INFO L112 SettingsManager]: Preferences different from defaults after loading the file: [2018-04-11 20:48:28,524 INFO L131 SettingsManager]: Preferences of BlockEncodingV2 differ from their defaults: [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * Create parallel compositions if possible=false [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * Use SBE=true [2018-04-11 20:48:28,524 INFO L131 SettingsManager]: Preferences of CACSL2BoogieTranslator differ from their defaults: [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * sizeof long=4 [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * Check unreachability of error function in SV-COMP mode=false [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * Overapproximate operations on floating types=true [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * sizeof POINTER=4 [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * Check division by zero=IGNORE [2018-04-11 20:48:28,524 INFO L133 SettingsManager]: * Check for the main procedure if all allocated memory was freed=true [2018-04-11 20:48:28,525 INFO L133 SettingsManager]: * Bitprecise bitfields=true [2018-04-11 20:48:28,525 INFO L133 SettingsManager]: * If two pointers are subtracted or compared they have the same base address=IGNORE [2018-04-11 20:48:28,525 INFO L133 SettingsManager]: * sizeof long double=12 [2018-04-11 20:48:28,525 INFO L131 SettingsManager]: Preferences of RCFGBuilder differ from their defaults: [2018-04-11 20:48:28,525 INFO L133 SettingsManager]: * Size of a code block=SequenceOfStatements [2018-04-11 20:48:28,525 INFO L133 SettingsManager]: * To the following directory=./dump/ [2018-04-11 20:48:28,525 INFO L133 SettingsManager]: * SMT solver=External_DefaultMode [2018-04-11 20:48:28,525 INFO L133 SettingsManager]: * Command for external solver=z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 [2018-04-11 20:48:28,525 INFO L131 SettingsManager]: Preferences of TraceAbstraction differ from their defaults: [2018-04-11 20:48:28,526 INFO L133 SettingsManager]: * Interpolant automaton=TWOTRACK [2018-04-11 20:48:28,526 INFO L133 SettingsManager]: * Compute Interpolants along a Counterexample=FPandBP [2018-04-11 20:48:28,526 INFO L133 SettingsManager]: * Trace refinement strategy=CAMEL Applying setting for plugin de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator: Bitprecise bitfields -> false [2018-04-11 20:48:28,554 INFO L81 nceAwareModelManager]: Repository-Root is: /tmp [2018-04-11 20:48:28,562 INFO L266 ainManager$Toolchain]: [Toolchain 1]: Parser(s) successfully (re)initialized [2018-04-11 20:48:28,564 INFO L222 ainManager$Toolchain]: [Toolchain 1]: Toolchain data selected. [2018-04-11 20:48:28,565 INFO L271 PluginConnector]: Initializing CDTParser... [2018-04-11 20:48:28,566 INFO L276 PluginConnector]: CDTParser initialized [2018-04-11 20:48:28,566 INFO L431 ainManager$Toolchain]: [Toolchain 1]: Parsing single file: /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/../../../trunk/examples/svcomp/array-memsafety/subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:28,889 INFO L225 CDTParser]: Created temporary CDT project at /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/data/FLAGf34d4c876 [2018-04-11 20:48:29,020 INFO L287 CDTParser]: IsIndexed: true [2018-04-11 20:48:29,020 INFO L288 CDTParser]: Found 1 translation units. [2018-04-11 20:48:29,020 INFO L168 CDTParser]: Scanning subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,027 INFO L210 ultiparseSymbolTable]: Include resolver: [2018-04-11 20:48:29,027 INFO L215 ultiparseSymbolTable]: [2018-04-11 20:48:29,027 INFO L218 ultiparseSymbolTable]: Function table: [2018-04-11 20:48:29,027 INFO L221 ultiparseSymbolTable]: Function definition of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____bswap_64 ('__bswap_64') in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,027 INFO L221 ultiparseSymbolTable]: Function definition of null ('main') in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,027 INFO L221 ultiparseSymbolTable]: Function definition of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____bswap_32 ('__bswap_32') in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L221 ultiparseSymbolTable]: Function definition of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__ ('') in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L227 ultiparseSymbolTable]: Global variable table: [2018-04-11 20:48:29,028 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____intptr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____ssize_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_mutexattr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__fsfilcnt_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____timer_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____mode_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,028 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__int32_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____u_short in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____socklen_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__key_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__size_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__off_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____int32_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____rlim_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__fsblkcnt_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,029 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____rlim64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_int in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__register_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_int64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____fsfilcnt64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____fsblkcnt64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_mutex_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____fsfilcnt_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__ldiv_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__ino_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,030 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____time_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__int8_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____u_char in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____suseconds_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____caddr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____dev_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____qaddr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__int16_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__lldiv_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,031 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__wchar_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____blksize_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__blksize_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_attr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__uid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____uint32_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_condattr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_once_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__blkcnt_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____int8_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_char in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____u_long in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,032 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____int16_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__div_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__caddr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_spinlock_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__mode_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__fd_set in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____sigset_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__gid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_short in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__ulong in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____fsid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_long in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____ino_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____ino64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____u_quad_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____pid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____syscall_slong_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_barrier_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____off_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,033 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____WAIT_STATUS in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____gid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__clock_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____uint16_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____loff_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__suseconds_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____blkcnt_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__quad_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_int16_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_cond_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__daddr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__fsid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,034 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____key_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____clockid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____daddr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____clock_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____pthread_list_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_barrierattr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____useconds_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__int64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____quad_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_quad_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__ushort in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____uint8_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____off64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__loff_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,035 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____int64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____fsblkcnt_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____syscall_ulong_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____sig_atomic_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_int32_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____id_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____fd_mask in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____u_int in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__u_int8_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__time_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_key_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,036 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_rwlock_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____nlink_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__clockid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__timer_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__dev_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__sigset_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__id_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____uint64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__fd_mask in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____blkcnt64_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____fsword_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,037 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__pthread_rwlockattr_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,038 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__ssize_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,038 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____uid_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,038 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__nlink_t in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,038 INFO L230 ultiparseSymbolTable]: Global variable declaration of __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i__uint in subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,050 INFO L330 CDTParser]: Deleted temporary CDT project at /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/data/FLAGf34d4c876 [2018-04-11 20:48:29,054 INFO L304 ainManager$Toolchain]: ####################### [Toolchain 1] ####################### [2018-04-11 20:48:29,055 INFO L131 ToolchainWalker]: Walking toolchain with 4 elements. [2018-04-11 20:48:29,056 INFO L113 PluginConnector]: ------------------------CACSL2BoogieTranslator---------------------------- [2018-04-11 20:48:29,056 INFO L271 PluginConnector]: Initializing CACSL2BoogieTranslator... [2018-04-11 20:48:29,061 INFO L276 PluginConnector]: CACSL2BoogieTranslator initialized [2018-04-11 20:48:29,062 INFO L185 PluginConnector]: Executing the observer ACSLObjectContainerObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,063 INFO L205 PluginConnector]: Invalid model from CACSL2BoogieTranslator for observer de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator.ACSLObjectContainerObserver@457a7b4b and model type de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29, skipping insertion in model container [2018-04-11 20:48:29,063 INFO L185 PluginConnector]: Executing the observer CACSL2BoogieTranslatorObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,074 INFO L167 Dispatcher]: Using SV-COMP mode [2018-04-11 20:48:29,098 INFO L167 Dispatcher]: Using SV-COMP mode [2018-04-11 20:48:29,218 INFO L175 PostProcessor]: Settings: Checked method=main [2018-04-11 20:48:29,254 INFO L175 PostProcessor]: Settings: Checked method=main [2018-04-11 20:48:29,259 INFO L100 SccComputation]: Graph consists of 0 InCaSumBalls and 112 non ball SCCs. Number of states in SCCs 112. [2018-04-11 20:48:29,290 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29 WrapperNode [2018-04-11 20:48:29,290 INFO L132 PluginConnector]: ------------------------ END CACSL2BoogieTranslator---------------------------- [2018-04-11 20:48:29,291 INFO L113 PluginConnector]: ------------------------Boogie Preprocessor---------------------------- [2018-04-11 20:48:29,291 INFO L271 PluginConnector]: Initializing Boogie Preprocessor... [2018-04-11 20:48:29,291 INFO L276 PluginConnector]: Boogie Preprocessor initialized [2018-04-11 20:48:29,301 INFO L185 PluginConnector]: Executing the observer EnsureBoogieModelObserver from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,301 INFO L185 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,314 INFO L185 PluginConnector]: Executing the observer ConstExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,314 INFO L185 PluginConnector]: Executing the observer StructExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,321 INFO L185 PluginConnector]: Executing the observer UnstructureCode from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,325 INFO L185 PluginConnector]: Executing the observer FunctionInliner from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,327 INFO L185 PluginConnector]: Executing the observer BoogieSymbolTableConstructor from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... [2018-04-11 20:48:29,331 INFO L132 PluginConnector]: ------------------------ END Boogie Preprocessor---------------------------- [2018-04-11 20:48:29,331 INFO L113 PluginConnector]: ------------------------RCFGBuilder---------------------------- [2018-04-11 20:48:29,331 INFO L271 PluginConnector]: Initializing RCFGBuilder... [2018-04-11 20:48:29,331 INFO L276 PluginConnector]: RCFGBuilder initialized [2018-04-11 20:48:29,332 INFO L185 PluginConnector]: Executing the observer RCFGBuilderObserver from plugin RCFGBuilder for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (1/1) ... No working directory specified, using /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/z3 Starting monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 [2018-04-11 20:48:29,440 INFO L136 BoogieDeclarations]: Found implementation of procedure ULTIMATE.init [2018-04-11 20:48:29,440 INFO L136 BoogieDeclarations]: Found implementation of procedure ULTIMATE.start [2018-04-11 20:48:29,440 INFO L136 BoogieDeclarations]: Found implementation of procedure __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____bswap_32 [2018-04-11 20:48:29,441 INFO L136 BoogieDeclarations]: Found implementation of procedure __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____bswap_64 [2018-04-11 20:48:29,441 INFO L136 BoogieDeclarations]: Found implementation of procedure subseq [2018-04-11 20:48:29,441 INFO L136 BoogieDeclarations]: Found implementation of procedure main [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____bswap_32 [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure __U_MULTI_fsubseq_alloca_true_valid_memsafety_true_termination_i____bswap_64 [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure __ctype_get_mb_cur_max [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure atof [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure atoi [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure atol [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure atoll [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure strtod [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure strtof [2018-04-11 20:48:29,441 INFO L128 BoogieDeclarations]: Found specification of procedure strtold [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure strtol [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure strtoul [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure strtoq [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure strtouq [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure strtoll [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure strtoull [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure l64a [2018-04-11 20:48:29,442 INFO L128 BoogieDeclarations]: Found specification of procedure a64l [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure select [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure pselect [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure gnu_dev_major [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure gnu_dev_minor [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure gnu_dev_makedev [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure random [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure srandom [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure initstate [2018-04-11 20:48:29,443 INFO L128 BoogieDeclarations]: Found specification of procedure setstate [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure random_r [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure srandom_r [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure initstate_r [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure setstate_r [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure rand [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure srand [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure rand_r [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure drand48 [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure erand48 [2018-04-11 20:48:29,444 INFO L128 BoogieDeclarations]: Found specification of procedure lrand48 [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure nrand48 [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure mrand48 [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure jrand48 [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure srand48 [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure seed48 [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure lcong48 [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure drand48_r [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure erand48_r [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure lrand48_r [2018-04-11 20:48:29,445 INFO L128 BoogieDeclarations]: Found specification of procedure nrand48_r [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure mrand48_r [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure jrand48_r [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure srand48_r [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure seed48_r [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure lcong48_r [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure malloc [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure calloc [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure realloc [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure free [2018-04-11 20:48:29,446 INFO L128 BoogieDeclarations]: Found specification of procedure cfree [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure alloca [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure valloc [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure posix_memalign [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure abort [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure atexit [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure on_exit [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure exit [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure _Exit [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure getenv [2018-04-11 20:48:29,447 INFO L128 BoogieDeclarations]: Found specification of procedure putenv [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure setenv [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure unsetenv [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure clearenv [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure mktemp [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure mkstemp [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure mkstemps [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure mkdtemp [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure system [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure realpath [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure bsearch [2018-04-11 20:48:29,448 INFO L128 BoogieDeclarations]: Found specification of procedure qsort [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure abs [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure labs [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure llabs [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure div [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure ldiv [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure lldiv [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure ecvt [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure fcvt [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure gcvt [2018-04-11 20:48:29,449 INFO L128 BoogieDeclarations]: Found specification of procedure qecvt [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure qfcvt [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure qgcvt [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure ecvt_r [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure fcvt_r [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure qecvt_r [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure qfcvt_r [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure mblen [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure mbtowc [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure wctomb [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure mbstowcs [2018-04-11 20:48:29,450 INFO L128 BoogieDeclarations]: Found specification of procedure wcstombs [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure rpmatch [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure getsubopt [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure getloadavg [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure __VERIFIER_nondet_int [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure subseq [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure read~int [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure main [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure #Ultimate.alloc [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure write~int [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure ULTIMATE.dealloc [2018-04-11 20:48:29,451 INFO L128 BoogieDeclarations]: Found specification of procedure ULTIMATE.init [2018-04-11 20:48:29,452 INFO L128 BoogieDeclarations]: Found specification of procedure ULTIMATE.start [2018-04-11 20:48:29,452 INFO L128 BoogieDeclarations]: Found specification of procedure write~unchecked~int [2018-04-11 20:48:29,732 INFO L259 CfgBuilder]: Using the 1 location(s) as analysis (start of procedure ULTIMATE.start) [2018-04-11 20:48:29,733 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 11.04 08:48:29 BoogieIcfgContainer [2018-04-11 20:48:29,733 INFO L132 PluginConnector]: ------------------------ END RCFGBuilder---------------------------- [2018-04-11 20:48:29,733 INFO L113 PluginConnector]: ------------------------TraceAbstraction---------------------------- [2018-04-11 20:48:29,733 INFO L271 PluginConnector]: Initializing TraceAbstraction... [2018-04-11 20:48:29,736 INFO L276 PluginConnector]: TraceAbstraction initialized [2018-04-11 20:48:29,736 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "CDTParser AST 11.04 08:48:29" (1/3) ... [2018-04-11 20:48:29,737 INFO L205 PluginConnector]: Invalid model from TraceAbstraction for observer de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction.TraceAbstractionObserver@7bd492ba and model type de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction AST 11.04 08:48:29, skipping insertion in model container [2018-04-11 20:48:29,737 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 11.04 08:48:29" (2/3) ... [2018-04-11 20:48:29,737 INFO L205 PluginConnector]: Invalid model from TraceAbstraction for observer de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction.TraceAbstractionObserver@7bd492ba and model type de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction AST 11.04 08:48:29, skipping insertion in model container [2018-04-11 20:48:29,737 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 11.04 08:48:29" (3/3) ... [2018-04-11 20:48:29,739 INFO L107 eAbstractionObserver]: Analyzing ICFG subseq-alloca_true-valid-memsafety_true-termination.i [2018-04-11 20:48:29,745 INFO L131 ceAbstractionStarter]: Automizer settings: Hoare:false NWA Interpolation:FPandBP Determinization: PREDICATE_ABSTRACTION [2018-04-11 20:48:29,751 INFO L143 ceAbstractionStarter]: Appying trace abstraction to program that has 15 error locations. [2018-04-11 20:48:29,774 INFO L128 ementStrategyFactory]: Using default assertion order modulation [2018-04-11 20:48:29,774 INFO L369 AbstractCegarLoop]: Interprodecural is true [2018-04-11 20:48:29,775 INFO L370 AbstractCegarLoop]: Hoare is false [2018-04-11 20:48:29,775 INFO L371 AbstractCegarLoop]: Compute interpolants for FPandBP [2018-04-11 20:48:29,775 INFO L372 AbstractCegarLoop]: Backedges is TWOTRACK [2018-04-11 20:48:29,775 INFO L373 AbstractCegarLoop]: Determinization is PREDICATE_ABSTRACTION [2018-04-11 20:48:29,775 INFO L374 AbstractCegarLoop]: Difference is false [2018-04-11 20:48:29,775 INFO L375 AbstractCegarLoop]: Minimize is MINIMIZE_SEVPA [2018-04-11 20:48:29,775 INFO L380 AbstractCegarLoop]: ======== Iteration 0==of CEGAR loop == AllErrorsAtOnce======== [2018-04-11 20:48:29,775 INFO L87 2NestedWordAutomaton]: Mode: main mode - execution starts in main procedure [2018-04-11 20:48:29,784 INFO L276 IsEmpty]: Start isEmpty. Operand 55 states. [2018-04-11 20:48:29,790 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 14 [2018-04-11 20:48:29,790 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:29,791 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:29,791 INFO L408 AbstractCegarLoop]: === Iteration 1 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:29,794 INFO L82 PathProgramCache]: Analyzing trace with hash 1220202854, now seen corresponding path program 1 times [2018-04-11 20:48:29,795 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:29,795 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:29,824 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:29,824 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:29,824 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:29,858 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:29,863 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:29,933 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:29,934 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:29,934 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2018-04-11 20:48:29,935 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2018-04-11 20:48:29,943 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2018-04-11 20:48:29,944 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2018-04-11 20:48:29,945 INFO L87 Difference]: Start difference. First operand 55 states. Second operand 4 states. [2018-04-11 20:48:30,046 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,047 INFO L93 Difference]: Finished difference Result 54 states and 59 transitions. [2018-04-11 20:48:30,047 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2018-04-11 20:48:30,048 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 13 [2018-04-11 20:48:30,048 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,056 INFO L225 Difference]: With dead ends: 54 [2018-04-11 20:48:30,056 INFO L226 Difference]: Without dead ends: 51 [2018-04-11 20:48:30,057 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 5 GetRequests, 2 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2018-04-11 20:48:30,068 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 51 states. [2018-04-11 20:48:30,078 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 51 to 51. [2018-04-11 20:48:30,078 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 51 states. [2018-04-11 20:48:30,080 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 51 states to 51 states and 56 transitions. [2018-04-11 20:48:30,081 INFO L78 Accepts]: Start accepts. Automaton has 51 states and 56 transitions. Word has length 13 [2018-04-11 20:48:30,081 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,081 INFO L459 AbstractCegarLoop]: Abstraction has 51 states and 56 transitions. [2018-04-11 20:48:30,081 INFO L460 AbstractCegarLoop]: Interpolant automaton has 4 states. [2018-04-11 20:48:30,081 INFO L276 IsEmpty]: Start isEmpty. Operand 51 states and 56 transitions. [2018-04-11 20:48:30,081 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 14 [2018-04-11 20:48:30,082 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,082 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,082 INFO L408 AbstractCegarLoop]: === Iteration 2 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,082 INFO L82 PathProgramCache]: Analyzing trace with hash 1220202855, now seen corresponding path program 1 times [2018-04-11 20:48:30,082 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,082 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,083 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,083 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,083 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,096 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,097 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,170 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,170 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,170 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [5] imperfect sequences [] total 5 [2018-04-11 20:48:30,171 INFO L442 AbstractCegarLoop]: Interpolant automaton has 6 states [2018-04-11 20:48:30,171 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 6 interpolants. [2018-04-11 20:48:30,171 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=13, Invalid=17, Unknown=0, NotChecked=0, Total=30 [2018-04-11 20:48:30,171 INFO L87 Difference]: Start difference. First operand 51 states and 56 transitions. Second operand 6 states. [2018-04-11 20:48:30,222 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,222 INFO L93 Difference]: Finished difference Result 50 states and 55 transitions. [2018-04-11 20:48:30,222 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 6 states. [2018-04-11 20:48:30,222 INFO L78 Accepts]: Start accepts. Automaton has 6 states. Word has length 13 [2018-04-11 20:48:30,222 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,223 INFO L225 Difference]: With dead ends: 50 [2018-04-11 20:48:30,223 INFO L226 Difference]: Without dead ends: 50 [2018-04-11 20:48:30,223 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 6 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 5 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=19, Invalid=23, Unknown=0, NotChecked=0, Total=42 [2018-04-11 20:48:30,223 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 50 states. [2018-04-11 20:48:30,225 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 50 to 50. [2018-04-11 20:48:30,225 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 50 states. [2018-04-11 20:48:30,226 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 50 states to 50 states and 55 transitions. [2018-04-11 20:48:30,226 INFO L78 Accepts]: Start accepts. Automaton has 50 states and 55 transitions. Word has length 13 [2018-04-11 20:48:30,226 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,226 INFO L459 AbstractCegarLoop]: Abstraction has 50 states and 55 transitions. [2018-04-11 20:48:30,226 INFO L460 AbstractCegarLoop]: Interpolant automaton has 6 states. [2018-04-11 20:48:30,226 INFO L276 IsEmpty]: Start isEmpty. Operand 50 states and 55 transitions. [2018-04-11 20:48:30,226 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 15 [2018-04-11 20:48:30,226 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,226 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,227 INFO L408 AbstractCegarLoop]: === Iteration 3 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,227 INFO L82 PathProgramCache]: Analyzing trace with hash -828417196, now seen corresponding path program 1 times [2018-04-11 20:48:30,227 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,227 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,227 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,227 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,228 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,234 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,235 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,256 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,256 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,256 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2018-04-11 20:48:30,257 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2018-04-11 20:48:30,257 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2018-04-11 20:48:30,257 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2018-04-11 20:48:30,257 INFO L87 Difference]: Start difference. First operand 50 states and 55 transitions. Second operand 4 states. [2018-04-11 20:48:30,302 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,302 INFO L93 Difference]: Finished difference Result 49 states and 54 transitions. [2018-04-11 20:48:30,303 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2018-04-11 20:48:30,303 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 14 [2018-04-11 20:48:30,303 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,304 INFO L225 Difference]: With dead ends: 49 [2018-04-11 20:48:30,304 INFO L226 Difference]: Without dead ends: 49 [2018-04-11 20:48:30,304 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2018-04-11 20:48:30,304 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 49 states. [2018-04-11 20:48:30,306 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 49 to 49. [2018-04-11 20:48:30,306 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 49 states. [2018-04-11 20:48:30,307 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 49 states to 49 states and 54 transitions. [2018-04-11 20:48:30,307 INFO L78 Accepts]: Start accepts. Automaton has 49 states and 54 transitions. Word has length 14 [2018-04-11 20:48:30,308 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,308 INFO L459 AbstractCegarLoop]: Abstraction has 49 states and 54 transitions. [2018-04-11 20:48:30,308 INFO L460 AbstractCegarLoop]: Interpolant automaton has 4 states. [2018-04-11 20:48:30,308 INFO L276 IsEmpty]: Start isEmpty. Operand 49 states and 54 transitions. [2018-04-11 20:48:30,308 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 15 [2018-04-11 20:48:30,308 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,308 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,308 INFO L408 AbstractCegarLoop]: === Iteration 4 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,309 INFO L82 PathProgramCache]: Analyzing trace with hash -828417195, now seen corresponding path program 1 times [2018-04-11 20:48:30,309 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,309 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,309 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,309 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,309 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,318 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,318 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,358 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,358 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,358 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2018-04-11 20:48:30,359 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2018-04-11 20:48:30,359 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2018-04-11 20:48:30,359 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2018-04-11 20:48:30,359 INFO L87 Difference]: Start difference. First operand 49 states and 54 transitions. Second operand 5 states. [2018-04-11 20:48:30,409 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,409 INFO L93 Difference]: Finished difference Result 48 states and 53 transitions. [2018-04-11 20:48:30,409 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 6 states. [2018-04-11 20:48:30,409 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 14 [2018-04-11 20:48:30,410 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,410 INFO L225 Difference]: With dead ends: 48 [2018-04-11 20:48:30,410 INFO L226 Difference]: Without dead ends: 48 [2018-04-11 20:48:30,410 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 5 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 4 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=14, Invalid=16, Unknown=0, NotChecked=0, Total=30 [2018-04-11 20:48:30,410 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 48 states. [2018-04-11 20:48:30,412 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 48 to 48. [2018-04-11 20:48:30,412 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 48 states. [2018-04-11 20:48:30,412 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 48 states to 48 states and 53 transitions. [2018-04-11 20:48:30,413 INFO L78 Accepts]: Start accepts. Automaton has 48 states and 53 transitions. Word has length 14 [2018-04-11 20:48:30,413 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,413 INFO L459 AbstractCegarLoop]: Abstraction has 48 states and 53 transitions. [2018-04-11 20:48:30,413 INFO L460 AbstractCegarLoop]: Interpolant automaton has 5 states. [2018-04-11 20:48:30,413 INFO L276 IsEmpty]: Start isEmpty. Operand 48 states and 53 transitions. [2018-04-11 20:48:30,413 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 19 [2018-04-11 20:48:30,413 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,413 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,413 INFO L408 AbstractCegarLoop]: === Iteration 5 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,414 INFO L82 PathProgramCache]: Analyzing trace with hash 1848934114, now seen corresponding path program 1 times [2018-04-11 20:48:30,414 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,414 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,414 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,414 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,414 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,424 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,424 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,457 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,457 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,457 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2018-04-11 20:48:30,457 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2018-04-11 20:48:30,457 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2018-04-11 20:48:30,458 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=7, Invalid=13, Unknown=0, NotChecked=0, Total=20 [2018-04-11 20:48:30,458 INFO L87 Difference]: Start difference. First operand 48 states and 53 transitions. Second operand 5 states. [2018-04-11 20:48:30,490 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,490 INFO L93 Difference]: Finished difference Result 46 states and 51 transitions. [2018-04-11 20:48:30,490 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2018-04-11 20:48:30,491 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 18 [2018-04-11 20:48:30,491 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,491 INFO L225 Difference]: With dead ends: 46 [2018-04-11 20:48:30,491 INFO L226 Difference]: Without dead ends: 46 [2018-04-11 20:48:30,491 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 5 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 4 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=11, Invalid=19, Unknown=0, NotChecked=0, Total=30 [2018-04-11 20:48:30,491 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 46 states. [2018-04-11 20:48:30,493 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 46 to 46. [2018-04-11 20:48:30,493 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 46 states. [2018-04-11 20:48:30,493 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 46 states to 46 states and 51 transitions. [2018-04-11 20:48:30,493 INFO L78 Accepts]: Start accepts. Automaton has 46 states and 51 transitions. Word has length 18 [2018-04-11 20:48:30,493 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,493 INFO L459 AbstractCegarLoop]: Abstraction has 46 states and 51 transitions. [2018-04-11 20:48:30,493 INFO L460 AbstractCegarLoop]: Interpolant automaton has 5 states. [2018-04-11 20:48:30,493 INFO L276 IsEmpty]: Start isEmpty. Operand 46 states and 51 transitions. [2018-04-11 20:48:30,494 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 19 [2018-04-11 20:48:30,494 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,494 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,494 INFO L408 AbstractCegarLoop]: === Iteration 6 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,494 INFO L82 PathProgramCache]: Analyzing trace with hash 1848934115, now seen corresponding path program 1 times [2018-04-11 20:48:30,494 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,494 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,495 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,495 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,495 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,505 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,506 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,555 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,555 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,556 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [7] imperfect sequences [] total 7 [2018-04-11 20:48:30,556 INFO L442 AbstractCegarLoop]: Interpolant automaton has 8 states [2018-04-11 20:48:30,556 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 8 interpolants. [2018-04-11 20:48:30,556 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=15, Invalid=41, Unknown=0, NotChecked=0, Total=56 [2018-04-11 20:48:30,556 INFO L87 Difference]: Start difference. First operand 46 states and 51 transitions. Second operand 8 states. [2018-04-11 20:48:30,647 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,648 INFO L93 Difference]: Finished difference Result 67 states and 76 transitions. [2018-04-11 20:48:30,648 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 9 states. [2018-04-11 20:48:30,648 INFO L78 Accepts]: Start accepts. Automaton has 8 states. Word has length 18 [2018-04-11 20:48:30,648 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,650 INFO L225 Difference]: With dead ends: 67 [2018-04-11 20:48:30,651 INFO L226 Difference]: Without dead ends: 67 [2018-04-11 20:48:30,651 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 11 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 10 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 13 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=37, Invalid=95, Unknown=0, NotChecked=0, Total=132 [2018-04-11 20:48:30,651 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 67 states. [2018-04-11 20:48:30,654 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 67 to 57. [2018-04-11 20:48:30,654 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 57 states. [2018-04-11 20:48:30,655 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 57 states to 57 states and 69 transitions. [2018-04-11 20:48:30,655 INFO L78 Accepts]: Start accepts. Automaton has 57 states and 69 transitions. Word has length 18 [2018-04-11 20:48:30,655 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,655 INFO L459 AbstractCegarLoop]: Abstraction has 57 states and 69 transitions. [2018-04-11 20:48:30,655 INFO L460 AbstractCegarLoop]: Interpolant automaton has 8 states. [2018-04-11 20:48:30,656 INFO L276 IsEmpty]: Start isEmpty. Operand 57 states and 69 transitions. [2018-04-11 20:48:30,656 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 22 [2018-04-11 20:48:30,656 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,656 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,656 INFO L408 AbstractCegarLoop]: === Iteration 7 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,656 INFO L82 PathProgramCache]: Analyzing trace with hash -1359365041, now seen corresponding path program 1 times [2018-04-11 20:48:30,657 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,657 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,657 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,657 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,657 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,667 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,667 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,696 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,696 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,696 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2018-04-11 20:48:30,696 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2018-04-11 20:48:30,696 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2018-04-11 20:48:30,697 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=7, Invalid=13, Unknown=0, NotChecked=0, Total=20 [2018-04-11 20:48:30,697 INFO L87 Difference]: Start difference. First operand 57 states and 69 transitions. Second operand 5 states. [2018-04-11 20:48:30,728 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,728 INFO L93 Difference]: Finished difference Result 54 states and 64 transitions. [2018-04-11 20:48:30,728 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2018-04-11 20:48:30,728 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 21 [2018-04-11 20:48:30,729 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,729 INFO L225 Difference]: With dead ends: 54 [2018-04-11 20:48:30,729 INFO L226 Difference]: Without dead ends: 54 [2018-04-11 20:48:30,729 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 5 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 4 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=11, Invalid=19, Unknown=0, NotChecked=0, Total=30 [2018-04-11 20:48:30,729 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 54 states. [2018-04-11 20:48:30,730 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 54 to 54. [2018-04-11 20:48:30,731 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 54 states. [2018-04-11 20:48:30,731 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 54 states to 54 states and 64 transitions. [2018-04-11 20:48:30,731 INFO L78 Accepts]: Start accepts. Automaton has 54 states and 64 transitions. Word has length 21 [2018-04-11 20:48:30,731 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,731 INFO L459 AbstractCegarLoop]: Abstraction has 54 states and 64 transitions. [2018-04-11 20:48:30,731 INFO L460 AbstractCegarLoop]: Interpolant automaton has 5 states. [2018-04-11 20:48:30,731 INFO L276 IsEmpty]: Start isEmpty. Operand 54 states and 64 transitions. [2018-04-11 20:48:30,732 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 22 [2018-04-11 20:48:30,732 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,732 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,732 INFO L408 AbstractCegarLoop]: === Iteration 8 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,732 INFO L82 PathProgramCache]: Analyzing trace with hash -1359365040, now seen corresponding path program 1 times [2018-04-11 20:48:30,732 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,732 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,732 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,732 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,733 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,740 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,741 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,812 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,813 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,813 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [7] imperfect sequences [] total 7 [2018-04-11 20:48:30,813 INFO L442 AbstractCegarLoop]: Interpolant automaton has 8 states [2018-04-11 20:48:30,813 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 8 interpolants. [2018-04-11 20:48:30,813 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=16, Invalid=40, Unknown=0, NotChecked=0, Total=56 [2018-04-11 20:48:30,813 INFO L87 Difference]: Start difference. First operand 54 states and 64 transitions. Second operand 8 states. [2018-04-11 20:48:30,877 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,877 INFO L93 Difference]: Finished difference Result 70 states and 84 transitions. [2018-04-11 20:48:30,877 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 8 states. [2018-04-11 20:48:30,877 INFO L78 Accepts]: Start accepts. Automaton has 8 states. Word has length 21 [2018-04-11 20:48:30,877 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,878 INFO L225 Difference]: With dead ends: 70 [2018-04-11 20:48:30,878 INFO L226 Difference]: Without dead ends: 70 [2018-04-11 20:48:30,878 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 9 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 8 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 11 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=26, Invalid=64, Unknown=0, NotChecked=0, Total=90 [2018-04-11 20:48:30,878 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 70 states. [2018-04-11 20:48:30,880 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 70 to 64. [2018-04-11 20:48:30,880 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 64 states. [2018-04-11 20:48:30,880 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 64 states to 64 states and 76 transitions. [2018-04-11 20:48:30,880 INFO L78 Accepts]: Start accepts. Automaton has 64 states and 76 transitions. Word has length 21 [2018-04-11 20:48:30,880 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,880 INFO L459 AbstractCegarLoop]: Abstraction has 64 states and 76 transitions. [2018-04-11 20:48:30,880 INFO L460 AbstractCegarLoop]: Interpolant automaton has 8 states. [2018-04-11 20:48:30,881 INFO L276 IsEmpty]: Start isEmpty. Operand 64 states and 76 transitions. [2018-04-11 20:48:30,881 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 28 [2018-04-11 20:48:30,881 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,881 INFO L355 BasicCegarLoop]: trace histogram [2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,881 INFO L408 AbstractCegarLoop]: === Iteration 9 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,881 INFO L82 PathProgramCache]: Analyzing trace with hash 613400062, now seen corresponding path program 1 times [2018-04-11 20:48:30,881 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,881 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,882 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,882 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,882 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,887 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,887 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:30,896 INFO L134 CoverageAnalysis]: Checked inductivity of 2 backedges. 2 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:30,896 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:30,896 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2018-04-11 20:48:30,896 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2018-04-11 20:48:30,896 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2018-04-11 20:48:30,896 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2018-04-11 20:48:30,897 INFO L87 Difference]: Start difference. First operand 64 states and 76 transitions. Second operand 3 states. [2018-04-11 20:48:30,901 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:30,901 INFO L93 Difference]: Finished difference Result 67 states and 79 transitions. [2018-04-11 20:48:30,901 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2018-04-11 20:48:30,901 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 27 [2018-04-11 20:48:30,901 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:30,902 INFO L225 Difference]: With dead ends: 67 [2018-04-11 20:48:30,902 INFO L226 Difference]: Without dead ends: 67 [2018-04-11 20:48:30,902 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 2 SyntacticMatches, 0 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2018-04-11 20:48:30,902 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 67 states. [2018-04-11 20:48:30,905 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 67 to 66. [2018-04-11 20:48:30,905 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 66 states. [2018-04-11 20:48:30,906 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 66 states to 66 states and 78 transitions. [2018-04-11 20:48:30,906 INFO L78 Accepts]: Start accepts. Automaton has 66 states and 78 transitions. Word has length 27 [2018-04-11 20:48:30,906 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:30,906 INFO L459 AbstractCegarLoop]: Abstraction has 66 states and 78 transitions. [2018-04-11 20:48:30,907 INFO L460 AbstractCegarLoop]: Interpolant automaton has 3 states. [2018-04-11 20:48:30,907 INFO L276 IsEmpty]: Start isEmpty. Operand 66 states and 78 transitions. [2018-04-11 20:48:30,907 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 30 [2018-04-11 20:48:30,907 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:30,907 INFO L355 BasicCegarLoop]: trace histogram [2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:30,907 INFO L408 AbstractCegarLoop]: === Iteration 10 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:30,908 INFO L82 PathProgramCache]: Analyzing trace with hash -1638706655, now seen corresponding path program 1 times [2018-04-11 20:48:30,908 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:30,908 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:30,908 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,909 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:30,909 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:30,921 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:30,922 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:31,101 INFO L134 CoverageAnalysis]: Checked inductivity of 2 backedges. 2 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:31,101 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:31,101 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [12] imperfect sequences [] total 12 [2018-04-11 20:48:31,102 INFO L442 AbstractCegarLoop]: Interpolant automaton has 12 states [2018-04-11 20:48:31,102 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 12 interpolants. [2018-04-11 20:48:31,102 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=26, Invalid=106, Unknown=0, NotChecked=0, Total=132 [2018-04-11 20:48:31,102 INFO L87 Difference]: Start difference. First operand 66 states and 78 transitions. Second operand 12 states. [2018-04-11 20:48:31,290 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:31,290 INFO L93 Difference]: Finished difference Result 91 states and 104 transitions. [2018-04-11 20:48:31,290 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 15 states. [2018-04-11 20:48:31,290 INFO L78 Accepts]: Start accepts. Automaton has 12 states. Word has length 29 [2018-04-11 20:48:31,291 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:31,291 INFO L225 Difference]: With dead ends: 91 [2018-04-11 20:48:31,291 INFO L226 Difference]: Without dead ends: 91 [2018-04-11 20:48:31,292 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 23 GetRequests, 4 SyntacticMatches, 0 SemanticMatches, 19 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 66 ImplicationChecksByTransitivity, 0.2s TimeCoverageRelationStatistics Valid=90, Invalid=330, Unknown=0, NotChecked=0, Total=420 [2018-04-11 20:48:31,292 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 91 states. [2018-04-11 20:48:31,295 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 91 to 84. [2018-04-11 20:48:31,296 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 84 states. [2018-04-11 20:48:31,296 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 84 states to 84 states and 98 transitions. [2018-04-11 20:48:31,297 INFO L78 Accepts]: Start accepts. Automaton has 84 states and 98 transitions. Word has length 29 [2018-04-11 20:48:31,297 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:31,297 INFO L459 AbstractCegarLoop]: Abstraction has 84 states and 98 transitions. [2018-04-11 20:48:31,297 INFO L460 AbstractCegarLoop]: Interpolant automaton has 12 states. [2018-04-11 20:48:31,298 INFO L276 IsEmpty]: Start isEmpty. Operand 84 states and 98 transitions. [2018-04-11 20:48:31,298 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 30 [2018-04-11 20:48:31,298 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:31,299 INFO L355 BasicCegarLoop]: trace histogram [2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:31,299 INFO L408 AbstractCegarLoop]: === Iteration 11 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:31,299 INFO L82 PathProgramCache]: Analyzing trace with hash 850822307, now seen corresponding path program 1 times [2018-04-11 20:48:31,299 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:31,299 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:31,300 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:31,300 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:31,300 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:31,312 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:31,313 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:31,470 INFO L134 CoverageAnalysis]: Checked inductivity of 2 backedges. 0 proven. 2 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:31,470 INFO L308 seRefinementStrategy]: The current sequences of interpolants are not accepted, trying to find more. [2018-04-11 20:48:31,470 INFO L213 ckRefinementStrategy]: Switched to mode Z3_FP No working directory specified, using /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/z3 Starting monitored process 2 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 2 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 [2018-04-11 20:48:31,476 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:31,498 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:31,503 INFO L270 TraceCheckSpWp]: Computing forward predicates... [2018-04-11 20:48:31,540 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 1 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 11 treesize of output 8 [2018-04-11 20:48:31,542 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 8 treesize of output 7 [2018-04-11 20:48:31,542 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:31,543 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:31,544 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-2 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:31,545 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 1 variables, input treesize:11, output treesize:7 [2018-04-11 20:48:31,575 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 15 treesize of output 11 [2018-04-11 20:48:31,577 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 11 treesize of output 3 [2018-04-11 20:48:31,577 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:31,578 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:31,578 INFO L267 ElimStorePlain]: Start of recursive call 1: 2 dim-0 vars, 1 dim-2 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:31,578 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 3 variables, input treesize:15, output treesize:3 [2018-04-11 20:48:31,598 INFO L134 CoverageAnalysis]: Checked inductivity of 2 backedges. 2 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:31,616 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 1 imperfect interpolant sequences. [2018-04-11 20:48:31,616 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [8] imperfect sequences [13] total 20 [2018-04-11 20:48:31,616 INFO L442 AbstractCegarLoop]: Interpolant automaton has 20 states [2018-04-11 20:48:31,616 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 20 interpolants. [2018-04-11 20:48:31,616 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=45, Invalid=335, Unknown=0, NotChecked=0, Total=380 [2018-04-11 20:48:31,616 INFO L87 Difference]: Start difference. First operand 84 states and 98 transitions. Second operand 20 states. [2018-04-11 20:48:32,342 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:32,342 INFO L93 Difference]: Finished difference Result 163 states and 184 transitions. [2018-04-11 20:48:32,347 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 37 states. [2018-04-11 20:48:32,347 INFO L78 Accepts]: Start accepts. Automaton has 20 states. Word has length 29 [2018-04-11 20:48:32,347 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:32,348 INFO L225 Difference]: With dead ends: 163 [2018-04-11 20:48:32,348 INFO L226 Difference]: Without dead ends: 163 [2018-04-11 20:48:32,348 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 75 GetRequests, 25 SyntacticMatches, 0 SemanticMatches, 50 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 607 ImplicationChecksByTransitivity, 0.6s TimeCoverageRelationStatistics Valid=386, Invalid=2266, Unknown=0, NotChecked=0, Total=2652 [2018-04-11 20:48:32,349 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 163 states. [2018-04-11 20:48:32,352 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 163 to 114. [2018-04-11 20:48:32,352 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 114 states. [2018-04-11 20:48:32,353 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 114 states to 114 states and 135 transitions. [2018-04-11 20:48:32,353 INFO L78 Accepts]: Start accepts. Automaton has 114 states and 135 transitions. Word has length 29 [2018-04-11 20:48:32,353 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:32,353 INFO L459 AbstractCegarLoop]: Abstraction has 114 states and 135 transitions. [2018-04-11 20:48:32,353 INFO L460 AbstractCegarLoop]: Interpolant automaton has 20 states. [2018-04-11 20:48:32,353 INFO L276 IsEmpty]: Start isEmpty. Operand 114 states and 135 transitions. [2018-04-11 20:48:32,354 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 32 [2018-04-11 20:48:32,354 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:32,354 INFO L355 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:32,354 INFO L408 AbstractCegarLoop]: === Iteration 12 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:32,354 INFO L82 PathProgramCache]: Analyzing trace with hash -1886060033, now seen corresponding path program 1 times [2018-04-11 20:48:32,354 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:32,354 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:32,355 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:32,355 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:32,355 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:32,365 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:32,366 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:32,425 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:32,425 INFO L320 seRefinementStrategy]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2018-04-11 20:48:32,425 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [5] imperfect sequences [] total 5 [2018-04-11 20:48:32,425 INFO L442 AbstractCegarLoop]: Interpolant automaton has 6 states [2018-04-11 20:48:32,426 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 6 interpolants. [2018-04-11 20:48:32,426 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=9, Invalid=21, Unknown=0, NotChecked=0, Total=30 [2018-04-11 20:48:32,426 INFO L87 Difference]: Start difference. First operand 114 states and 135 transitions. Second operand 6 states. [2018-04-11 20:48:32,522 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:32,522 INFO L93 Difference]: Finished difference Result 113 states and 134 transitions. [2018-04-11 20:48:32,522 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 8 states. [2018-04-11 20:48:32,523 INFO L78 Accepts]: Start accepts. Automaton has 6 states. Word has length 31 [2018-04-11 20:48:32,523 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:32,523 INFO L225 Difference]: With dead ends: 113 [2018-04-11 20:48:32,523 INFO L226 Difference]: Without dead ends: 65 [2018-04-11 20:48:32,523 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 8 GetRequests, 2 SyntacticMatches, 0 SemanticMatches, 6 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 1 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=17, Invalid=39, Unknown=0, NotChecked=0, Total=56 [2018-04-11 20:48:32,524 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 65 states. [2018-04-11 20:48:32,525 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 65 to 65. [2018-04-11 20:48:32,525 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 65 states. [2018-04-11 20:48:32,526 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 65 states to 65 states and 77 transitions. [2018-04-11 20:48:32,526 INFO L78 Accepts]: Start accepts. Automaton has 65 states and 77 transitions. Word has length 31 [2018-04-11 20:48:32,526 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:32,526 INFO L459 AbstractCegarLoop]: Abstraction has 65 states and 77 transitions. [2018-04-11 20:48:32,526 INFO L460 AbstractCegarLoop]: Interpolant automaton has 6 states. [2018-04-11 20:48:32,526 INFO L276 IsEmpty]: Start isEmpty. Operand 65 states and 77 transitions. [2018-04-11 20:48:32,527 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 33 [2018-04-11 20:48:32,527 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:32,527 INFO L355 BasicCegarLoop]: trace histogram [2, 2, 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:32,527 INFO L408 AbstractCegarLoop]: === Iteration 13 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:32,527 INFO L82 PathProgramCache]: Analyzing trace with hash -1909098350, now seen corresponding path program 1 times [2018-04-11 20:48:32,527 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:32,527 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:32,528 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:32,528 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:32,528 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:32,538 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:32,539 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:32,709 INFO L134 CoverageAnalysis]: Checked inductivity of 5 backedges. 0 proven. 5 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:32,709 INFO L308 seRefinementStrategy]: The current sequences of interpolants are not accepted, trying to find more. [2018-04-11 20:48:32,709 INFO L213 ckRefinementStrategy]: Switched to mode Z3_FP No working directory specified, using /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/z3 Starting monitored process 3 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 3 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 [2018-04-11 20:48:32,715 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:32,731 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:32,733 INFO L270 TraceCheckSpWp]: Computing forward predicates... [2018-04-11 20:48:32,738 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 1 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 14 treesize of output 11 [2018-04-11 20:48:32,740 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 11 treesize of output 10 [2018-04-11 20:48:32,740 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:32,741 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:32,744 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-0 vars, 1 dim-2 vars, End of recursive call: 1 dim-0 vars, and 1 xjuncts. [2018-04-11 20:48:32,745 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 2 variables, input treesize:25, output treesize:21 [2018-04-11 20:48:32,817 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 18 treesize of output 14 [2018-04-11 20:48:32,823 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 2 select indices, 2 select index equivalence classes, 0 disjoint index pairs (out of 1 index pairs), introduced 0 new quantified variables, introduced 1 case distinctions, treesize of input 14 treesize of output 11 [2018-04-11 20:48:32,823 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 2 xjuncts. [2018-04-11 20:48:32,826 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 2 xjuncts. [2018-04-11 20:48:32,835 INFO L267 ElimStorePlain]: Start of recursive call 1: 2 dim-0 vars, 1 dim-2 vars, End of recursive call: and 2 xjuncts. [2018-04-11 20:48:32,835 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 3 variables, input treesize:34, output treesize:33 [2018-04-11 20:48:32,934 INFO L134 CoverageAnalysis]: Checked inductivity of 5 backedges. 0 proven. 5 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:32,961 INFO L320 seRefinementStrategy]: Constructing automaton from 0 perfect and 2 imperfect interpolant sequences. [2018-04-11 20:48:32,961 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [] imperfect sequences [14, 9] total 20 [2018-04-11 20:48:32,961 INFO L442 AbstractCegarLoop]: Interpolant automaton has 21 states [2018-04-11 20:48:32,961 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 21 interpolants. [2018-04-11 20:48:32,961 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=55, Invalid=365, Unknown=0, NotChecked=0, Total=420 [2018-04-11 20:48:32,962 INFO L87 Difference]: Start difference. First operand 65 states and 77 transitions. Second operand 21 states. [2018-04-11 20:48:33,759 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:33,759 INFO L93 Difference]: Finished difference Result 93 states and 111 transitions. [2018-04-11 20:48:33,759 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 16 states. [2018-04-11 20:48:33,759 INFO L78 Accepts]: Start accepts. Automaton has 21 states. Word has length 32 [2018-04-11 20:48:33,759 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:33,760 INFO L225 Difference]: With dead ends: 93 [2018-04-11 20:48:33,760 INFO L226 Difference]: Without dead ends: 91 [2018-04-11 20:48:33,760 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 57 GetRequests, 26 SyntacticMatches, 0 SemanticMatches, 31 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 164 ImplicationChecksByTransitivity, 0.8s TimeCoverageRelationStatistics Valid=180, Invalid=876, Unknown=0, NotChecked=0, Total=1056 [2018-04-11 20:48:33,761 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 91 states. [2018-04-11 20:48:33,763 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 91 to 86. [2018-04-11 20:48:33,763 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 86 states. [2018-04-11 20:48:33,764 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 86 states to 86 states and 99 transitions. [2018-04-11 20:48:33,764 INFO L78 Accepts]: Start accepts. Automaton has 86 states and 99 transitions. Word has length 32 [2018-04-11 20:48:33,764 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:33,764 INFO L459 AbstractCegarLoop]: Abstraction has 86 states and 99 transitions. [2018-04-11 20:48:33,764 INFO L460 AbstractCegarLoop]: Interpolant automaton has 21 states. [2018-04-11 20:48:33,764 INFO L276 IsEmpty]: Start isEmpty. Operand 86 states and 99 transitions. [2018-04-11 20:48:33,765 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 41 [2018-04-11 20:48:33,765 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:33,765 INFO L355 BasicCegarLoop]: trace histogram [3, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:33,765 INFO L408 AbstractCegarLoop]: === Iteration 14 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:33,765 INFO L82 PathProgramCache]: Analyzing trace with hash -1917342621, now seen corresponding path program 1 times [2018-04-11 20:48:33,766 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:33,766 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:33,766 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:33,766 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:33,766 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:33,779 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:33,780 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:34,121 INFO L134 CoverageAnalysis]: Checked inductivity of 15 backedges. 0 proven. 15 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:34,122 INFO L308 seRefinementStrategy]: The current sequences of interpolants are not accepted, trying to find more. [2018-04-11 20:48:34,122 INFO L213 ckRefinementStrategy]: Switched to mode Z3_FP No working directory specified, using /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/z3 Starting monitored process 4 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 4 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 [2018-04-11 20:48:34,127 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:34,143 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:34,146 INFO L270 TraceCheckSpWp]: Computing forward predicates... [2018-04-11 20:48:34,149 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 6 treesize of output 5 [2018-04-11 20:48:34,149 INFO L267 ElimStorePlain]: Start of recursive call 2: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,153 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 6 treesize of output 5 [2018-04-11 20:48:34,153 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,156 INFO L267 ElimStorePlain]: Start of recursive call 1: 2 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,157 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 2 variables, input treesize:16, output treesize:14 [2018-04-11 20:48:34,173 INFO L700 Elim1Store]: detected not equals via solver [2018-04-11 20:48:34,174 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 1 select indices, 1 select index equivalence classes, 1 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 12 treesize of output 15 [2018-04-11 20:48:34,175 INFO L267 ElimStorePlain]: Start of recursive call 2: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,181 INFO L700 Elim1Store]: detected not equals via solver [2018-04-11 20:48:34,182 INFO L700 Elim1Store]: detected not equals via solver [2018-04-11 20:48:34,182 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 2 select indices, 2 select index equivalence classes, 2 disjoint index pairs (out of 1 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 11 treesize of output 4 [2018-04-11 20:48:34,182 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,186 INFO L267 ElimStorePlain]: Start of recursive call 1: 2 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,186 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 2 variables, input treesize:25, output treesize:18 [2018-04-11 20:48:34,217 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 1 stores, 1 select indices, 1 select index equivalence classes, 1 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 15 treesize of output 12 [2018-04-11 20:48:34,218 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 12 treesize of output 11 [2018-04-11 20:48:34,218 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,219 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,223 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-2 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,223 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 1 variables, input treesize:25, output treesize:21 [2018-04-11 20:48:34,243 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 1 stores, 2 select indices, 2 select index equivalence classes, 1 disjoint index pairs (out of 1 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 28 treesize of output 29 [2018-04-11 20:48:34,244 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 13 treesize of output 12 [2018-04-11 20:48:34,244 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,248 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:34,252 INFO L267 ElimStorePlain]: Start of recursive call 1: 2 dim-0 vars, 1 dim-2 vars, End of recursive call: 2 dim-0 vars, and 1 xjuncts. [2018-04-11 20:48:34,252 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 3 variables, input treesize:32, output treesize:28 [2018-04-11 20:48:36,618 WARN L148 SmtUtils]: Spent 2029ms on a formula simplification that was a NOOP. DAG size: 37 [2018-04-11 20:48:36,713 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 0 stores, 3 select indices, 3 select index equivalence classes, 1 disjoint index pairs (out of 3 index pairs), introduced 3 new quantified variables, introduced 2 case distinctions, treesize of input 46 treesize of output 56 [2018-04-11 20:48:36,737 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 3 select indices, 3 select index equivalence classes, 2 disjoint index pairs (out of 3 index pairs), introduced 0 new quantified variables, introduced 2 case distinctions, treesize of input 44 treesize of output 51 [2018-04-11 20:48:36,738 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 4 xjuncts. [2018-04-11 20:48:36,804 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 4 select indices, 4 select index equivalence classes, 3 disjoint index pairs (out of 6 index pairs), introduced 0 new quantified variables, introduced 3 case distinctions, treesize of input 36 treesize of output 55 [2018-04-11 20:48:36,805 INFO L267 ElimStorePlain]: Start of recursive call 4: End of recursive call: and 4 xjuncts. [2018-04-11 20:48:36,871 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 39 treesize of output 29 [2018-04-11 20:48:36,872 INFO L267 ElimStorePlain]: Start of recursive call 5: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:36,876 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 38 treesize of output 28 [2018-04-11 20:48:36,876 INFO L267 ElimStorePlain]: Start of recursive call 6: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:36,878 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 34 treesize of output 24 [2018-04-11 20:48:36,878 INFO L267 ElimStorePlain]: Start of recursive call 7: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:36,934 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 2 select indices, 2 select index equivalence classes, 2 disjoint index pairs (out of 1 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 40 treesize of output 32 [2018-04-11 20:48:36,934 INFO L267 ElimStorePlain]: Start of recursive call 8: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:36,996 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 2 select indices, 2 select index equivalence classes, 0 disjoint index pairs (out of 1 index pairs), introduced 0 new quantified variables, introduced 1 case distinctions, treesize of input 44 treesize of output 42 [2018-04-11 20:48:36,997 INFO L267 ElimStorePlain]: Start of recursive call 9: End of recursive call: and 2 xjuncts. [2018-04-11 20:48:37,062 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 2 select indices, 2 select index equivalence classes, 0 disjoint index pairs (out of 1 index pairs), introduced 0 new quantified variables, introduced 1 case distinctions, treesize of input 32 treesize of output 30 [2018-04-11 20:48:37,063 INFO L267 ElimStorePlain]: Start of recursive call 10: End of recursive call: and 2 xjuncts. [2018-04-11 20:48:37,120 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 1 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 38 treesize of output 31 [2018-04-11 20:48:37,120 INFO L267 ElimStorePlain]: Start of recursive call 11: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:37,121 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 1 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 33 treesize of output 26 [2018-04-11 20:48:37,122 INFO L267 ElimStorePlain]: Start of recursive call 12: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:37,159 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 31 treesize of output 21 [2018-04-11 20:48:37,159 INFO L267 ElimStorePlain]: Start of recursive call 13: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:37,160 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 26 treesize of output 16 [2018-04-11 20:48:37,160 INFO L267 ElimStorePlain]: Start of recursive call 14: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:37,191 INFO L267 ElimStorePlain]: Start of recursive call 2: 8 dim-1 vars, End of recursive call: and 7 xjuncts. [2018-04-11 20:48:37,229 INFO L267 ElimStorePlain]: Start of recursive call 1: 4 dim-0 vars, 1 dim-2 vars, End of recursive call: and 3 xjuncts. [2018-04-11 20:48:37,229 INFO L202 ElimStorePlain]: Needed 14 recursive calls to eliminate 5 variables, input treesize:60, output treesize:68 [2018-04-11 20:48:37,300 INFO L134 CoverageAnalysis]: Checked inductivity of 15 backedges. 9 proven. 6 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:37,318 INFO L320 seRefinementStrategy]: Constructing automaton from 0 perfect and 2 imperfect interpolant sequences. [2018-04-11 20:48:37,318 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [] imperfect sequences [13, 18] total 28 [2018-04-11 20:48:37,318 INFO L442 AbstractCegarLoop]: Interpolant automaton has 29 states [2018-04-11 20:48:37,318 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 29 interpolants. [2018-04-11 20:48:37,318 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=85, Invalid=727, Unknown=0, NotChecked=0, Total=812 [2018-04-11 20:48:37,318 INFO L87 Difference]: Start difference. First operand 86 states and 99 transitions. Second operand 29 states. [2018-04-11 20:48:42,070 WARN L151 SmtUtils]: Spent 4076ms on a formula simplification. DAG size of input: 62 DAG size of output 49 [2018-04-11 20:48:42,281 WARN L151 SmtUtils]: Spent 115ms on a formula simplification. DAG size of input: 55 DAG size of output 42 [2018-04-11 20:48:42,517 WARN L151 SmtUtils]: Spent 116ms on a formula simplification. DAG size of input: 67 DAG size of output 48 [2018-04-11 20:48:43,453 WARN L151 SmtUtils]: Spent 111ms on a formula simplification. DAG size of input: 47 DAG size of output 36 [2018-04-11 20:48:47,457 WARN L151 SmtUtils]: Spent 1583ms on a formula simplification. DAG size of input: 60 DAG size of output 49 [2018-04-11 20:48:48,192 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:48,192 INFO L93 Difference]: Finished difference Result 102 states and 109 transitions. [2018-04-11 20:48:48,192 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 25 states. [2018-04-11 20:48:48,192 INFO L78 Accepts]: Start accepts. Automaton has 29 states. Word has length 40 [2018-04-11 20:48:48,192 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:48,193 INFO L225 Difference]: With dead ends: 102 [2018-04-11 20:48:48,193 INFO L226 Difference]: Without dead ends: 102 [2018-04-11 20:48:48,193 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 77 GetRequests, 25 SyntacticMatches, 3 SemanticMatches, 49 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 394 ImplicationChecksByTransitivity, 9.7s TimeCoverageRelationStatistics Valid=378, Invalid=2172, Unknown=0, NotChecked=0, Total=2550 [2018-04-11 20:48:48,193 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 102 states. [2018-04-11 20:48:48,194 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 102 to 52. [2018-04-11 20:48:48,194 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 52 states. [2018-04-11 20:48:48,194 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 52 states to 52 states and 55 transitions. [2018-04-11 20:48:48,195 INFO L78 Accepts]: Start accepts. Automaton has 52 states and 55 transitions. Word has length 40 [2018-04-11 20:48:48,195 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:48,195 INFO L459 AbstractCegarLoop]: Abstraction has 52 states and 55 transitions. [2018-04-11 20:48:48,195 INFO L460 AbstractCegarLoop]: Interpolant automaton has 29 states. [2018-04-11 20:48:48,195 INFO L276 IsEmpty]: Start isEmpty. Operand 52 states and 55 transitions. [2018-04-11 20:48:48,195 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 44 [2018-04-11 20:48:48,195 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:48,195 INFO L355 BasicCegarLoop]: trace histogram [3, 3, 3, 3, 2, 2, 2, 2, 2, 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:48,196 INFO L408 AbstractCegarLoop]: === Iteration 15 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:48,196 INFO L82 PathProgramCache]: Analyzing trace with hash -783966512, now seen corresponding path program 2 times [2018-04-11 20:48:48,196 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:48,196 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:48,196 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:48,196 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:48,196 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:48,206 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:48,207 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:48,580 INFO L134 CoverageAnalysis]: Checked inductivity of 21 backedges. 0 proven. 21 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:48,580 INFO L308 seRefinementStrategy]: The current sequences of interpolants are not accepted, trying to find more. [2018-04-11 20:48:48,580 INFO L213 ckRefinementStrategy]: Switched to mode Z3_FP No working directory specified, using /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/z3 Starting monitored process 5 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 5 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 [2018-04-11 20:48:48,587 INFO L103 rtionOrderModulation]: Keeping assertion order OUTSIDE_LOOP_FIRST1 [2018-04-11 20:48:48,605 INFO L242 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST1 issued 2 check-sat command(s) [2018-04-11 20:48:48,606 INFO L243 tOrderPrioritization]: Conjunction of SSA is unsat [2018-04-11 20:48:48,608 INFO L270 TraceCheckSpWp]: Computing forward predicates... [2018-04-11 20:48:48,610 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 6 treesize of output 5 [2018-04-11 20:48:48,611 INFO L267 ElimStorePlain]: Start of recursive call 2: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:48,613 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:48,613 INFO L202 ElimStorePlain]: Needed 2 recursive calls to eliminate 1 variables, input treesize:10, output treesize:9 [2018-04-11 20:48:48,666 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 1 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 16 treesize of output 13 [2018-04-11 20:48:48,668 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 13 treesize of output 12 [2018-04-11 20:48:48,668 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:48,670 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:48,674 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-2 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:48,675 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 1 variables, input treesize:20, output treesize:16 [2018-04-11 20:48:48,868 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 0 stores, 2 select indices, 2 select index equivalence classes, 0 disjoint index pairs (out of 1 index pairs), introduced 2 new quantified variables, introduced 1 case distinctions, treesize of input 34 treesize of output 34 [2018-04-11 20:48:48,884 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 3 select indices, 3 select index equivalence classes, 2 disjoint index pairs (out of 3 index pairs), introduced 0 new quantified variables, introduced 2 case distinctions, treesize of input 26 treesize of output 33 [2018-04-11 20:48:48,885 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 4 xjuncts. [2018-04-11 20:48:48,920 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 1 select indices, 1 select index equivalence classes, 1 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 30 treesize of output 23 [2018-04-11 20:48:48,921 INFO L267 ElimStorePlain]: Start of recursive call 4: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:48,947 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 2 select indices, 2 select index equivalence classes, 0 disjoint index pairs (out of 1 index pairs), introduced 0 new quantified variables, introduced 1 case distinctions, treesize of input 23 treesize of output 21 [2018-04-11 20:48:48,948 INFO L267 ElimStorePlain]: Start of recursive call 5: End of recursive call: and 2 xjuncts. [2018-04-11 20:48:48,972 INFO L267 ElimStorePlain]: Start of recursive call 2: 3 dim-1 vars, End of recursive call: and 5 xjuncts. [2018-04-11 20:48:48,993 INFO L267 ElimStorePlain]: Start of recursive call 1: 2 dim-0 vars, 1 dim-2 vars, End of recursive call: and 5 xjuncts. [2018-04-11 20:48:48,994 INFO L202 ElimStorePlain]: Needed 5 recursive calls to eliminate 3 variables, input treesize:44, output treesize:109 [2018-04-11 20:48:49,042 INFO L134 CoverageAnalysis]: Checked inductivity of 21 backedges. 9 proven. 12 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:49,060 INFO L320 seRefinementStrategy]: Constructing automaton from 0 perfect and 2 imperfect interpolant sequences. [2018-04-11 20:48:49,060 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [] imperfect sequences [15, 14] total 25 [2018-04-11 20:48:49,061 INFO L442 AbstractCegarLoop]: Interpolant automaton has 26 states [2018-04-11 20:48:49,061 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 26 interpolants. [2018-04-11 20:48:49,061 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=72, Invalid=578, Unknown=0, NotChecked=0, Total=650 [2018-04-11 20:48:49,061 INFO L87 Difference]: Start difference. First operand 52 states and 55 transitions. Second operand 26 states. [2018-04-11 20:48:50,405 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:50,412 INFO L93 Difference]: Finished difference Result 69 states and 73 transitions. [2018-04-11 20:48:50,412 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 33 states. [2018-04-11 20:48:50,413 INFO L78 Accepts]: Start accepts. Automaton has 26 states. Word has length 43 [2018-04-11 20:48:50,413 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:50,413 INFO L225 Difference]: With dead ends: 69 [2018-04-11 20:48:50,413 INFO L226 Difference]: Without dead ends: 66 [2018-04-11 20:48:50,414 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 87 GetRequests, 31 SyntacticMatches, 2 SemanticMatches, 54 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 632 ImplicationChecksByTransitivity, 1.5s TimeCoverageRelationStatistics Valid=473, Invalid=2607, Unknown=0, NotChecked=0, Total=3080 [2018-04-11 20:48:50,414 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 66 states. [2018-04-11 20:48:50,414 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 66 to 51. [2018-04-11 20:48:50,415 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 51 states. [2018-04-11 20:48:50,415 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 51 states to 51 states and 53 transitions. [2018-04-11 20:48:50,415 INFO L78 Accepts]: Start accepts. Automaton has 51 states and 53 transitions. Word has length 43 [2018-04-11 20:48:50,415 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:50,415 INFO L459 AbstractCegarLoop]: Abstraction has 51 states and 53 transitions. [2018-04-11 20:48:50,415 INFO L460 AbstractCegarLoop]: Interpolant automaton has 26 states. [2018-04-11 20:48:50,415 INFO L276 IsEmpty]: Start isEmpty. Operand 51 states and 53 transitions. [2018-04-11 20:48:50,415 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 44 [2018-04-11 20:48:50,416 INFO L347 BasicCegarLoop]: Found error trace [2018-04-11 20:48:50,416 INFO L355 BasicCegarLoop]: trace histogram [3, 3, 3, 3, 2, 2, 2, 2, 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2018-04-11 20:48:50,416 INFO L408 AbstractCegarLoop]: === Iteration 16 === [subseqErr8RequiresViolation, subseqErr4RequiresViolation, subseqErr2RequiresViolation, subseqErr3RequiresViolation, subseqErr9RequiresViolation, subseqErr7RequiresViolation, subseqErr5RequiresViolation, subseqErr1RequiresViolation, subseqErr0RequiresViolation, subseqErr6RequiresViolation, mainErr3RequiresViolation, mainErr1RequiresViolation, mainErr2RequiresViolation, mainErr4EnsuresViolationMEMORY_LEAK, mainErr0RequiresViolation]=== [2018-04-11 20:48:50,416 INFO L82 PathProgramCache]: Analyzing trace with hash 991040850, now seen corresponding path program 1 times [2018-04-11 20:48:50,416 INFO L213 ckRefinementStrategy]: Switched to mode SMTINTERPOL_TREE_INTERPOLANTS [2018-04-11 20:48:50,416 INFO L68 tionRefinementEngine]: Using refinement strategy CamelRefinementStrategy [2018-04-11 20:48:50,416 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:50,416 INFO L101 rtionOrderModulation]: Changing assertion order to NOT_INCREMENTALLY [2018-04-11 20:48:50,417 INFO L119 rtionOrderModulation]: Craig nested/tree interpolation forces the following order [2018-04-11 20:48:50,425 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:50,426 WARN L137 erpolLogProxyWrapper]: Using partial proofs (cut at CNF-level). Set option :produce-proofs to true to get complete proofs. [2018-04-11 20:48:50,609 INFO L134 CoverageAnalysis]: Checked inductivity of 21 backedges. 0 proven. 21 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:50,609 INFO L308 seRefinementStrategy]: The current sequences of interpolants are not accepted, trying to find more. [2018-04-11 20:48:50,609 INFO L213 ckRefinementStrategy]: Switched to mode Z3_FP No working directory specified, using /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/z3 Starting monitored process 6 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 6 with z3 -smt2 -in SMTLIB2_COMPLIANT=true -t:12000 [2018-04-11 20:48:50,614 INFO L103 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2018-04-11 20:48:50,643 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-04-11 20:48:50,644 INFO L270 TraceCheckSpWp]: Computing forward predicates... [2018-04-11 20:48:50,671 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 6 treesize of output 5 [2018-04-11 20:48:50,671 INFO L267 ElimStorePlain]: Start of recursive call 2: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:50,674 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:50,674 INFO L202 ElimStorePlain]: Needed 2 recursive calls to eliminate 1 variables, input treesize:10, output treesize:9 [2018-04-11 20:48:50,686 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 1 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 15 treesize of output 12 [2018-04-11 20:48:50,687 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 1 stores, 0 select indices, 0 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 0 new quantified variables, introduced 0 case distinctions, treesize of input 12 treesize of output 11 [2018-04-11 20:48:50,688 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 1 xjuncts. [2018-04-11 20:48:50,688 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:50,689 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-2 vars, End of recursive call: and 1 xjuncts. [2018-04-11 20:48:50,689 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 1 variables, input treesize:15, output treesize:11 [2018-04-11 20:48:50,743 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 2, 0 stores, 1 select indices, 1 select index equivalence classes, 0 disjoint index pairs (out of 0 index pairs), introduced 1 new quantified variables, introduced 0 case distinctions, treesize of input 19 treesize of output 15 [2018-04-11 20:48:50,747 INFO L477 Elim1Store]: Elim1 did not use preprocessing eliminated variable of array dimension 1, 0 stores, 2 select indices, 2 select index equivalence classes, 0 disjoint index pairs (out of 1 index pairs), introduced 0 new quantified variables, introduced 1 case distinctions, treesize of input 15 treesize of output 12 [2018-04-11 20:48:50,747 INFO L267 ElimStorePlain]: Start of recursive call 3: End of recursive call: and 2 xjuncts. [2018-04-11 20:48:50,749 INFO L267 ElimStorePlain]: Start of recursive call 2: 1 dim-1 vars, End of recursive call: and 2 xjuncts. [2018-04-11 20:48:50,753 INFO L267 ElimStorePlain]: Start of recursive call 1: 1 dim-2 vars, End of recursive call: and 2 xjuncts. [2018-04-11 20:48:50,753 INFO L202 ElimStorePlain]: Needed 3 recursive calls to eliminate 1 variables, input treesize:29, output treesize:34 [2018-04-11 20:48:50,803 INFO L134 CoverageAnalysis]: Checked inductivity of 21 backedges. 5 proven. 16 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-04-11 20:48:50,821 INFO L320 seRefinementStrategy]: Constructing automaton from 0 perfect and 2 imperfect interpolant sequences. [2018-04-11 20:48:50,821 INFO L335 seRefinementStrategy]: Number of different interpolants: perfect sequences [] imperfect sequences [11, 12] total 19 [2018-04-11 20:48:50,822 INFO L442 AbstractCegarLoop]: Interpolant automaton has 20 states [2018-04-11 20:48:50,822 INFO L132 InterpolantAutomaton]: Constructing interpolant automaton starting with 20 interpolants. [2018-04-11 20:48:50,822 INFO L133 InterpolantAutomaton]: CoverageRelationStatistics Valid=47, Invalid=333, Unknown=0, NotChecked=0, Total=380 [2018-04-11 20:48:50,822 INFO L87 Difference]: Start difference. First operand 51 states and 53 transitions. Second operand 20 states. [2018-04-11 20:48:51,254 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2018-04-11 20:48:51,254 INFO L93 Difference]: Finished difference Result 61 states and 64 transitions. [2018-04-11 20:48:51,255 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 15 states. [2018-04-11 20:48:51,255 INFO L78 Accepts]: Start accepts. Automaton has 20 states. Word has length 43 [2018-04-11 20:48:51,255 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2018-04-11 20:48:51,255 INFO L225 Difference]: With dead ends: 61 [2018-04-11 20:48:51,255 INFO L226 Difference]: Without dead ends: 0 [2018-04-11 20:48:51,256 INFO L567 BasicCegarLoop]: 0 DeclaredPredicates, 65 GetRequests, 33 SyntacticMatches, 2 SemanticMatches, 30 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 105 ImplicationChecksByTransitivity, 0.5s TimeCoverageRelationStatistics Valid=180, Invalid=812, Unknown=0, NotChecked=0, Total=992 [2018-04-11 20:48:51,256 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 0 states. [2018-04-11 20:48:51,256 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 0 to 0. [2018-04-11 20:48:51,256 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 0 states. [2018-04-11 20:48:51,256 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 0 states to 0 states and 0 transitions. [2018-04-11 20:48:51,256 INFO L78 Accepts]: Start accepts. Automaton has 0 states and 0 transitions. Word has length 43 [2018-04-11 20:48:51,256 INFO L84 Accepts]: Finished accepts. word is rejected. [2018-04-11 20:48:51,256 INFO L459 AbstractCegarLoop]: Abstraction has 0 states and 0 transitions. [2018-04-11 20:48:51,256 INFO L460 AbstractCegarLoop]: Interpolant automaton has 20 states. [2018-04-11 20:48:51,256 INFO L276 IsEmpty]: Start isEmpty. Operand 0 states and 0 transitions. [2018-04-11 20:48:51,257 INFO L282 IsEmpty]: Finished isEmpty. No accepting run. [2018-04-11 20:48:51,260 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction CFG 11.04 08:48:51 BoogieIcfgContainer [2018-04-11 20:48:51,260 INFO L132 PluginConnector]: ------------------------ END TraceAbstraction---------------------------- [2018-04-11 20:48:51,261 INFO L168 Benchmark]: Toolchain (without parser) took 22206.59 ms. Allocated memory was 395.8 MB in the beginning and 798.5 MB in the end (delta: 402.7 MB). Free memory was 327.6 MB in the beginning and 532.5 MB in the end (delta: -205.0 MB). Peak memory consumption was 197.7 MB. Max. memory is 5.3 GB. [2018-04-11 20:48:51,262 INFO L168 Benchmark]: CDTParser took 0.10 ms. Allocated memory is still 395.8 MB. Free memory is still 354.1 MB. There was no memory consumed. Max. memory is 5.3 GB. [2018-04-11 20:48:51,262 INFO L168 Benchmark]: CACSL2BoogieTranslator took 234.59 ms. Allocated memory is still 395.8 MB. Free memory was 327.6 MB in the beginning and 302.3 MB in the end (delta: 25.3 MB). Peak memory consumption was 25.3 MB. Max. memory is 5.3 GB. [2018-04-11 20:48:51,262 INFO L168 Benchmark]: Boogie Preprocessor took 40.13 ms. Allocated memory is still 395.8 MB. Free memory was 302.3 MB in the beginning and 299.6 MB in the end (delta: 2.6 MB). Peak memory consumption was 2.6 MB. Max. memory is 5.3 GB. [2018-04-11 20:48:51,263 INFO L168 Benchmark]: RCFGBuilder took 401.78 ms. Allocated memory was 395.8 MB in the beginning and 600.3 MB in the end (delta: 204.5 MB). Free memory was 299.6 MB in the beginning and 533.6 MB in the end (delta: -233.9 MB). Peak memory consumption was 23.7 MB. Max. memory is 5.3 GB. [2018-04-11 20:48:51,263 INFO L168 Benchmark]: TraceAbstraction took 21527.07 ms. Allocated memory was 600.3 MB in the beginning and 798.5 MB in the end (delta: 198.2 MB). Free memory was 533.6 MB in the beginning and 532.5 MB in the end (delta: 1.0 MB). Peak memory consumption was 199.2 MB. Max. memory is 5.3 GB. [2018-04-11 20:48:51,264 INFO L344 ainManager$Toolchain]: ####################### End [Toolchain 1] ####################### --- Results --- * Results from de.uni_freiburg.informatik.ultimate.core: - StatisticsResult: Toolchain Benchmarks Benchmark results are: * CDTParser took 0.10 ms. Allocated memory is still 395.8 MB. Free memory is still 354.1 MB. There was no memory consumed. Max. memory is 5.3 GB. * CACSL2BoogieTranslator took 234.59 ms. Allocated memory is still 395.8 MB. Free memory was 327.6 MB in the beginning and 302.3 MB in the end (delta: 25.3 MB). Peak memory consumption was 25.3 MB. Max. memory is 5.3 GB. * Boogie Preprocessor took 40.13 ms. Allocated memory is still 395.8 MB. Free memory was 302.3 MB in the beginning and 299.6 MB in the end (delta: 2.6 MB). Peak memory consumption was 2.6 MB. Max. memory is 5.3 GB. * RCFGBuilder took 401.78 ms. Allocated memory was 395.8 MB in the beginning and 600.3 MB in the end (delta: 204.5 MB). Free memory was 299.6 MB in the beginning and 533.6 MB in the end (delta: -233.9 MB). Peak memory consumption was 23.7 MB. Max. memory is 5.3 GB. * TraceAbstraction took 21527.07 ms. Allocated memory was 600.3 MB in the beginning and 798.5 MB in the end (delta: 198.2 MB). Free memory was 533.6 MB in the beginning and 532.5 MB in the end (delta: 1.0 MB). Peak memory consumption was 199.2 MB. Max. memory is 5.3 GB. * Results from de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction: - PositiveResult [Line: 550]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 545]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 544]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 544]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 550]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 545]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 545]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 544]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 544]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 545]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 565]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 564]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 565]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - PositiveResult [Line: 553]: all allocated memory was freed For all program executions holds that all allocated memory was freed at this location - PositiveResult [Line: 564]: pointer dereference always succeeds For all program executions holds that pointer dereference always succeeds at this location - AllSpecificationsHoldResult: All specifications hold 15 specifications checked. All of them hold - StatisticsResult: Ultimate Automizer benchmark data CFG has 6 procedures, 61 locations, 15 error locations. SAFE Result, 21.4s OverallTime, 16 OverallIterations, 3 TraceHistogramMax, 14.9s AutomataDifference, 0.0s DeadEndRemovalTime, 0.0s HoareAnnotationTime, HoareTripleCheckerStatistics: 595 SDtfs, 1436 SDslu, 2369 SDs, 0 SdLazy, 3068 SolverSat, 342 SolverUnsat, 1 SolverUnknown, 0 SolverNotchecked, 4.9s Time, PredicateUnifierStatistics: 0 DeclaredPredicates, 445 GetRequests, 157 SyntacticMatches, 7 SemanticMatches, 281 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 1993 ImplicationChecksByTransitivity, 13.9s Time, 0.0s BasicInterpolantAutomatonTime, BiggestAbstraction: size=114occurred in iteration=11, traceCheckStatistics: No data available, InterpolantConsolidationStatistics: No data available, PathInvariantsStatistics: No data available, 0/0 InterpolantCoveringCapability, TotalInterpolationStatistics: No data available, 0.0s AbstIntTime, 0 AbstIntIterations, 0 AbstIntStrong, NaN AbsIntWeakeningRatio, NaN AbsIntAvgWeakeningVarsNumRemoved, NaN AbsIntAvgWeakenedConjuncts, 0.0s DumpTime, AutomataMinimizationStatistics: 0.0s AutomataMinimizationTime, 16 MinimizatonAttempts, 143 StatesRemovedByMinimization, 8 NontrivialMinimizations, HoareAnnotationStatistics: No data available, RefinementEngineStatistics: TraceCheckStatistics: 0.0s SsaConstructionTime, 0.2s SatisfiabilityAnalysisTime, 5.9s InterpolantComputationTime, 593 NumberOfCodeBlocks, 593 NumberOfCodeBlocksAsserted, 22 NumberOfCheckSat, 572 ConstructedInterpolants, 30 QuantifiedInterpolants, 210537 SizeOfPredicates, 50 NumberOfNonLiveVariables, 818 ConjunctsInSsa, 147 ConjunctsInUnsatCore, 21 InterpolantComputations, 12 PerfectInterpolantSequences, 29/132 InterpolantCoveringCapability, InvariantSynthesisStatistics: No data available, InterpolantConsolidationStatistics: No data available, ReuseStatistics: No data available RESULT: Ultimate proved your program to be correct! Written .csv to /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/../../../releaseScripts/default/UAutomizer-linux/csv/subseq-alloca_true-valid-memsafety_true-termination.i_svcomp-DerefFreeMemtrack-32bit-Automizer_Camel.epf_AutomizerC.xml/Csv-Benchmark-0-2018-04-11_20-48-51-269.csv Written .csv to /home/ultimate/work/ultimate/releaseScripts/default/UAutomizer-linux/../../../releaseScripts/default/UAutomizer-linux/csv/subseq-alloca_true-valid-memsafety_true-termination.i_svcomp-DerefFreeMemtrack-32bit-Automizer_Camel.epf_AutomizerC.xml/Csv-TraceAbstractionBenchmarks-0-2018-04-11_20-48-51-269.csv Received shutdown request...