java -Xmx8000000000 -jar /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/plugins/org.eclipse.equinox.launcher_1.3.100.v20150511-1540.jar -data @noDefault -ultimatedata /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/data --generate-csv --csv-dir csv -tc ../../../trunk/examples/toolchains/KojakBplInline.xml -s ../../../trunk/examples/settings/pu-bench/svcomp-Reach-32bit-Kojak_Default_PUPT.epf -i ../../../trunk/examples/programs/20170304-DifficultPathPrograms/diamond1.i_3.bpl -------------------------------------------------------------------------------- This is Ultimate 0.1.23-9f4048f-m [2018-10-04 14:52:15,699 INFO L170 SettingsManager]: Resetting all preferences to default values... [2018-10-04 14:52:15,704 INFO L174 SettingsManager]: Resetting UltimateCore preferences to default values [2018-10-04 14:52:15,721 INFO L177 SettingsManager]: Ultimate Commandline Interface provides no preferences, ignoring... [2018-10-04 14:52:15,721 INFO L174 SettingsManager]: Resetting Boogie Preprocessor preferences to default values [2018-10-04 14:52:15,722 INFO L174 SettingsManager]: Resetting Boogie Procedure Inliner preferences to default values [2018-10-04 14:52:15,723 INFO L174 SettingsManager]: Resetting Abstract Interpretation preferences to default values [2018-10-04 14:52:15,725 INFO L174 SettingsManager]: Resetting LassoRanker preferences to default values [2018-10-04 14:52:15,727 INFO L174 SettingsManager]: Resetting Reaching Definitions preferences to default values [2018-10-04 14:52:15,727 INFO L174 SettingsManager]: Resetting SyntaxChecker preferences to default values [2018-10-04 14:52:15,728 INFO L177 SettingsManager]: Büchi Program Product provides no preferences, ignoring... [2018-10-04 14:52:15,729 INFO L174 SettingsManager]: Resetting LTL2Aut preferences to default values [2018-10-04 14:52:15,729 INFO L174 SettingsManager]: Resetting PEA to Boogie preferences to default values [2018-10-04 14:52:15,730 INFO L174 SettingsManager]: Resetting BlockEncodingV2 preferences to default values [2018-10-04 14:52:15,731 INFO L174 SettingsManager]: Resetting ChcToBoogie preferences to default values [2018-10-04 14:52:15,732 INFO L174 SettingsManager]: Resetting AutomataScriptInterpreter preferences to default values [2018-10-04 14:52:15,733 INFO L174 SettingsManager]: Resetting BuchiAutomizer preferences to default values [2018-10-04 14:52:15,735 INFO L174 SettingsManager]: Resetting CACSL2BoogieTranslator preferences to default values [2018-10-04 14:52:15,737 INFO L174 SettingsManager]: Resetting CodeCheck preferences to default values [2018-10-04 14:52:15,738 INFO L174 SettingsManager]: Resetting InvariantSynthesis preferences to default values [2018-10-04 14:52:15,740 INFO L174 SettingsManager]: Resetting RCFGBuilder preferences to default values [2018-10-04 14:52:15,741 INFO L174 SettingsManager]: Resetting TraceAbstraction preferences to default values [2018-10-04 14:52:15,743 INFO L177 SettingsManager]: TraceAbstractionConcurrent provides no preferences, ignoring... [2018-10-04 14:52:15,744 INFO L177 SettingsManager]: TraceAbstractionWithAFAs provides no preferences, ignoring... [2018-10-04 14:52:15,744 INFO L174 SettingsManager]: Resetting TreeAutomizer preferences to default values [2018-10-04 14:52:15,745 INFO L174 SettingsManager]: Resetting IcfgTransformer preferences to default values [2018-10-04 14:52:15,746 INFO L174 SettingsManager]: Resetting Boogie Printer preferences to default values [2018-10-04 14:52:15,747 INFO L174 SettingsManager]: Resetting ReqPrinter preferences to default values [2018-10-04 14:52:15,748 INFO L174 SettingsManager]: Resetting Witness Printer preferences to default values [2018-10-04 14:52:15,749 INFO L177 SettingsManager]: Boogie PL CUP Parser provides no preferences, ignoring... [2018-10-04 14:52:15,749 INFO L174 SettingsManager]: Resetting CDTParser preferences to default values [2018-10-04 14:52:15,750 INFO L177 SettingsManager]: AutomataScriptParser provides no preferences, ignoring... [2018-10-04 14:52:15,750 INFO L177 SettingsManager]: ReqParser provides no preferences, ignoring... [2018-10-04 14:52:15,750 INFO L174 SettingsManager]: Resetting SmtParser preferences to default values [2018-10-04 14:52:15,751 INFO L174 SettingsManager]: Resetting Witness Parser preferences to default values [2018-10-04 14:52:15,752 INFO L181 SettingsManager]: Finished resetting all preferences to default values... [2018-10-04 14:52:15,752 INFO L98 SettingsManager]: Beginning loading settings from /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/../../../trunk/examples/settings/pu-bench/svcomp-Reach-32bit-Kojak_Default_PUPT.epf [2018-10-04 14:52:15,773 INFO L110 SettingsManager]: Loading preferences was successful [2018-10-04 14:52:15,773 INFO L112 SettingsManager]: Preferences different from defaults after loading the file: [2018-10-04 14:52:15,774 INFO L131 SettingsManager]: Preferences of Boogie Procedure Inliner differ from their defaults: [2018-10-04 14:52:15,774 INFO L133 SettingsManager]: * to procedures, called more than once=true [2018-10-04 14:52:15,775 INFO L131 SettingsManager]: Preferences of BlockEncodingV2 differ from their defaults: [2018-10-04 14:52:15,775 INFO L133 SettingsManager]: * Create parallel compositions if possible=false [2018-10-04 14:52:15,775 INFO L131 SettingsManager]: Preferences of CACSL2BoogieTranslator differ from their defaults: [2018-10-04 14:52:15,776 INFO L133 SettingsManager]: * sizeof long=4 [2018-10-04 14:52:15,776 INFO L133 SettingsManager]: * Overapproximate operations on floating types=true [2018-10-04 14:52:15,776 INFO L133 SettingsManager]: * sizeof POINTER=4 [2018-10-04 14:52:15,776 INFO L133 SettingsManager]: * Check division by zero=IGNORE [2018-10-04 14:52:15,776 INFO L133 SettingsManager]: * Pointer to allocated memory at dereference=IGNORE [2018-10-04 14:52:15,776 INFO L133 SettingsManager]: * If two pointers are subtracted or compared they have the same base address=IGNORE [2018-10-04 14:52:15,777 INFO L133 SettingsManager]: * Check array bounds for arrays that are off heap=IGNORE [2018-10-04 14:52:15,777 INFO L133 SettingsManager]: * sizeof long double=12 [2018-10-04 14:52:15,777 INFO L133 SettingsManager]: * Check if freed pointer was valid=false [2018-10-04 14:52:15,777 INFO L133 SettingsManager]: * Pointer base address is valid at dereference=IGNORE [2018-10-04 14:52:15,777 INFO L131 SettingsManager]: Preferences of CodeCheck differ from their defaults: [2018-10-04 14:52:15,778 INFO L133 SettingsManager]: * Timeout in seconds=1000000 [2018-10-04 14:52:15,778 INFO L133 SettingsManager]: * Use predicate trie based predicate unification=true [2018-10-04 14:52:15,778 INFO L131 SettingsManager]: Preferences of RCFGBuilder differ from their defaults: [2018-10-04 14:52:15,778 INFO L133 SettingsManager]: * To the following directory=./dump/ [2018-10-04 14:52:15,778 INFO L133 SettingsManager]: * Command for external solver=z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:10000 [2018-10-04 14:52:15,779 INFO L131 SettingsManager]: Preferences of TraceAbstraction differ from their defaults: [2018-10-04 14:52:15,779 INFO L133 SettingsManager]: * Compute Interpolants along a Counterexample=FPandBP [2018-10-04 14:52:15,779 INFO L133 SettingsManager]: * Positions where we compute the Hoare Annotation=LoopsAndPotentialCycles [2018-10-04 14:52:15,779 INFO L133 SettingsManager]: * Trace refinement strategy=PENGUIN [2018-10-04 14:52:15,779 INFO L133 SettingsManager]: * SMT solver=External_ModelsAndUnsatCoreMode [2018-10-04 14:52:15,779 INFO L133 SettingsManager]: * Command for external solver=z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in [2018-10-04 14:52:15,780 INFO L133 SettingsManager]: * Compute Hoare Annotation of negated interpolant automaton, abstraction and CFG=true [2018-10-04 14:52:15,839 INFO L81 nceAwareModelManager]: Repository-Root is: /tmp [2018-10-04 14:52:15,853 INFO L258 ainManager$Toolchain]: [Toolchain 1]: Applicable parser(s) successfully (re)initialized [2018-10-04 14:52:15,860 INFO L214 ainManager$Toolchain]: [Toolchain 1]: Toolchain selected. [2018-10-04 14:52:15,862 INFO L271 PluginConnector]: Initializing Boogie PL CUP Parser... [2018-10-04 14:52:15,863 INFO L276 PluginConnector]: Boogie PL CUP Parser initialized [2018-10-04 14:52:15,863 INFO L418 ainManager$Toolchain]: [Toolchain 1]: Parsing single file: /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/../../../trunk/examples/programs/20170304-DifficultPathPrograms/diamond1.i_3.bpl [2018-10-04 14:52:15,864 INFO L111 BoogieParser]: Parsing: '/storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/../../../trunk/examples/programs/20170304-DifficultPathPrograms/diamond1.i_3.bpl' [2018-10-04 14:52:15,929 INFO L296 ainManager$Toolchain]: ####################### [Toolchain 1] ####################### [2018-10-04 14:52:15,931 INFO L131 ToolchainWalker]: Walking toolchain with 4 elements. [2018-10-04 14:52:15,931 INFO L113 PluginConnector]: ------------------------Boogie Procedure Inliner---------------------------- [2018-10-04 14:52:15,931 INFO L271 PluginConnector]: Initializing Boogie Procedure Inliner... [2018-10-04 14:52:15,932 INFO L276 PluginConnector]: Boogie Procedure Inliner initialized [2018-10-04 14:52:15,954 INFO L185 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Procedure Inliner for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,967 INFO L185 PluginConnector]: Executing the observer Inliner from plugin Boogie Procedure Inliner for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,975 INFO L132 PluginConnector]: ------------------------ END Boogie Procedure Inliner---------------------------- [2018-10-04 14:52:15,976 INFO L113 PluginConnector]: ------------------------Boogie Preprocessor---------------------------- [2018-10-04 14:52:15,976 INFO L271 PluginConnector]: Initializing Boogie Preprocessor... [2018-10-04 14:52:15,976 INFO L276 PluginConnector]: Boogie Preprocessor initialized [2018-10-04 14:52:15,988 INFO L185 PluginConnector]: Executing the observer EnsureBoogieModelObserver from plugin Boogie Preprocessor for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,988 INFO L185 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Preprocessor for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,989 INFO L185 PluginConnector]: Executing the observer ConstExpander from plugin Boogie Preprocessor for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,990 INFO L185 PluginConnector]: Executing the observer StructExpander from plugin Boogie Preprocessor for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,995 INFO L185 PluginConnector]: Executing the observer UnstructureCode from plugin Boogie Preprocessor for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,997 INFO L185 PluginConnector]: Executing the observer FunctionInliner from plugin Boogie Preprocessor for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:15,998 INFO L185 PluginConnector]: Executing the observer BoogieSymbolTableConstructor from plugin Boogie Preprocessor for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... [2018-10-04 14:52:16,000 INFO L132 PluginConnector]: ------------------------ END Boogie Preprocessor---------------------------- [2018-10-04 14:52:16,007 INFO L113 PluginConnector]: ------------------------RCFGBuilder---------------------------- [2018-10-04 14:52:16,007 INFO L271 PluginConnector]: Initializing RCFGBuilder... [2018-10-04 14:52:16,007 INFO L276 PluginConnector]: RCFGBuilder initialized [2018-10-04 14:52:16,009 INFO L185 PluginConnector]: Executing the observer RCFGBuilderObserver from plugin RCFGBuilder for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.boogie.parser AST 04.10 02:52:15" (1/1) ... No working directory specified, using /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/z3 Starting monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:10000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:10000 [2018-10-04 14:52:16,086 INFO L130 BoogieDeclarations]: Found specification of procedure ULTIMATE.start [2018-10-04 14:52:16,086 INFO L138 BoogieDeclarations]: Found implementation of procedure ULTIMATE.start [2018-10-04 14:52:16,326 INFO L341 CfgBuilder]: Using the 1 location(s) as analysis (start of procedure ULTIMATE.start) [2018-10-04 14:52:16,327 INFO L202 PluginConnector]: Adding new model diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 04.10 02:52:16 BoogieIcfgContainer [2018-10-04 14:52:16,327 INFO L132 PluginConnector]: ------------------------ END RCFGBuilder---------------------------- [2018-10-04 14:52:16,327 INFO L113 PluginConnector]: ------------------------CodeCheck---------------------------- [2018-10-04 14:52:16,327 INFO L271 PluginConnector]: Initializing CodeCheck... [2018-10-04 14:52:16,336 INFO L276 PluginConnector]: CodeCheck initialized [2018-10-04 14:52:16,337 INFO L185 PluginConnector]: Executing the observer CodeCheckObserver from plugin CodeCheck for "diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 04.10 02:52:16" (1/1) ... [2018-10-04 14:52:16,349 INFO L108 BPredicateUnifier]: Initialized predicate-trie based predicate unifier [2018-10-04 14:52:16,380 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:16,389 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 6 states to 6 states and 6 transitions. [2018-10-04 14:52:16,389 INFO L276 IsEmpty]: Start isEmpty. Operand 6 states and 6 transitions. [2018-10-04 14:52:16,392 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 5 [2018-10-04 14:52:16,392 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:16,490 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:16,579 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:16,868 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:16,869 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 7 states to 7 states and 7 transitions. [2018-10-04 14:52:16,869 INFO L276 IsEmpty]: Start isEmpty. Operand 7 states and 7 transitions. [2018-10-04 14:52:16,869 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 7 [2018-10-04 14:52:16,870 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:16,885 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:16,946 INFO L134 CoverageAnalysis]: Checked inductivity of 2 backedges. 0 proven. 2 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:17,338 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:17,340 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 9 states to 9 states and 9 transitions. [2018-10-04 14:52:17,340 INFO L276 IsEmpty]: Start isEmpty. Operand 9 states and 9 transitions. [2018-10-04 14:52:17,340 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 9 [2018-10-04 14:52:17,340 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:17,370 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:17,616 INFO L134 CoverageAnalysis]: Checked inductivity of 6 backedges. 0 proven. 6 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:18,090 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:18,094 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 11 states to 11 states and 11 transitions. [2018-10-04 14:52:18,094 INFO L276 IsEmpty]: Start isEmpty. Operand 11 states and 11 transitions. [2018-10-04 14:52:18,094 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 11 [2018-10-04 14:52:18,095 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:18,112 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:18,204 INFO L134 CoverageAnalysis]: Checked inductivity of 12 backedges. 0 proven. 12 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:18,471 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:18,472 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 13 states to 13 states and 13 transitions. [2018-10-04 14:52:18,472 INFO L276 IsEmpty]: Start isEmpty. Operand 13 states and 13 transitions. [2018-10-04 14:52:18,473 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 13 [2018-10-04 14:52:18,474 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:18,490 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:18,813 INFO L134 CoverageAnalysis]: Checked inductivity of 20 backedges. 0 proven. 20 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:19,294 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:19,295 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 15 states to 15 states and 15 transitions. [2018-10-04 14:52:19,296 INFO L276 IsEmpty]: Start isEmpty. Operand 15 states and 15 transitions. [2018-10-04 14:52:19,296 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 15 [2018-10-04 14:52:19,297 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:19,310 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:19,442 INFO L134 CoverageAnalysis]: Checked inductivity of 30 backedges. 0 proven. 30 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:20,197 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:20,198 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 17 states to 17 states and 17 transitions. [2018-10-04 14:52:20,198 INFO L276 IsEmpty]: Start isEmpty. Operand 17 states and 17 transitions. [2018-10-04 14:52:20,199 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 17 [2018-10-04 14:52:20,199 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:20,212 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:20,336 INFO L134 CoverageAnalysis]: Checked inductivity of 42 backedges. 0 proven. 42 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:20,947 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:20,948 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 19 states to 19 states and 19 transitions. [2018-10-04 14:52:20,948 INFO L276 IsEmpty]: Start isEmpty. Operand 19 states and 19 transitions. [2018-10-04 14:52:20,949 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 19 [2018-10-04 14:52:20,949 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:20,980 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:21,105 INFO L134 CoverageAnalysis]: Checked inductivity of 56 backedges. 0 proven. 56 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:21,375 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:21,376 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 21 states to 21 states and 21 transitions. [2018-10-04 14:52:21,376 INFO L276 IsEmpty]: Start isEmpty. Operand 21 states and 21 transitions. [2018-10-04 14:52:21,376 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 21 [2018-10-04 14:52:21,377 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:21,388 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:21,497 INFO L134 CoverageAnalysis]: Checked inductivity of 72 backedges. 0 proven. 72 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:21,801 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:21,802 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 23 states to 23 states and 23 transitions. [2018-10-04 14:52:21,802 INFO L276 IsEmpty]: Start isEmpty. Operand 23 states and 23 transitions. [2018-10-04 14:52:21,804 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 23 [2018-10-04 14:52:21,804 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:21,815 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:22,100 INFO L134 CoverageAnalysis]: Checked inductivity of 90 backedges. 0 proven. 90 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:22,447 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:22,448 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 25 states to 25 states and 25 transitions. [2018-10-04 14:52:22,448 INFO L276 IsEmpty]: Start isEmpty. Operand 25 states and 25 transitions. [2018-10-04 14:52:22,449 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 25 [2018-10-04 14:52:22,450 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:22,460 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:22,683 INFO L134 CoverageAnalysis]: Checked inductivity of 110 backedges. 0 proven. 110 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:23,058 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:23,059 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 27 states to 27 states and 27 transitions. [2018-10-04 14:52:23,059 INFO L276 IsEmpty]: Start isEmpty. Operand 27 states and 27 transitions. [2018-10-04 14:52:23,060 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 27 [2018-10-04 14:52:23,060 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:23,083 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:23,209 INFO L134 CoverageAnalysis]: Checked inductivity of 132 backedges. 0 proven. 132 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:23,571 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:23,572 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 29 states to 29 states and 29 transitions. [2018-10-04 14:52:23,572 INFO L276 IsEmpty]: Start isEmpty. Operand 29 states and 29 transitions. [2018-10-04 14:52:23,573 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 29 [2018-10-04 14:52:23,574 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:23,584 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:23,747 INFO L134 CoverageAnalysis]: Checked inductivity of 156 backedges. 0 proven. 156 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:24,422 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:24,423 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 31 states to 31 states and 31 transitions. [2018-10-04 14:52:24,423 INFO L276 IsEmpty]: Start isEmpty. Operand 31 states and 31 transitions. [2018-10-04 14:52:24,424 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 31 [2018-10-04 14:52:24,424 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:24,434 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:24,607 INFO L134 CoverageAnalysis]: Checked inductivity of 182 backedges. 0 proven. 182 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:24,985 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:24,986 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 33 states to 33 states and 33 transitions. [2018-10-04 14:52:24,986 INFO L276 IsEmpty]: Start isEmpty. Operand 33 states and 33 transitions. [2018-10-04 14:52:24,987 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 33 [2018-10-04 14:52:24,987 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:24,997 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:25,398 INFO L134 CoverageAnalysis]: Checked inductivity of 210 backedges. 0 proven. 210 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:25,972 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:25,972 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 35 states to 35 states and 35 transitions. [2018-10-04 14:52:25,972 INFO L276 IsEmpty]: Start isEmpty. Operand 35 states and 35 transitions. [2018-10-04 14:52:25,973 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 35 [2018-10-04 14:52:25,973 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:25,983 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:26,180 INFO L134 CoverageAnalysis]: Checked inductivity of 240 backedges. 0 proven. 240 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:26,649 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:26,649 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 37 states to 37 states and 37 transitions. [2018-10-04 14:52:26,649 INFO L276 IsEmpty]: Start isEmpty. Operand 37 states and 37 transitions. [2018-10-04 14:52:26,650 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 37 [2018-10-04 14:52:26,650 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:26,659 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:26,793 INFO L134 CoverageAnalysis]: Checked inductivity of 272 backedges. 0 proven. 272 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:27,230 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:27,230 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 39 states to 39 states and 39 transitions. [2018-10-04 14:52:27,230 INFO L276 IsEmpty]: Start isEmpty. Operand 39 states and 39 transitions. [2018-10-04 14:52:27,231 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 39 [2018-10-04 14:52:27,231 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:27,241 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:27,447 INFO L134 CoverageAnalysis]: Checked inductivity of 306 backedges. 0 proven. 306 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:28,118 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:28,119 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 41 states to 41 states and 41 transitions. [2018-10-04 14:52:28,119 INFO L276 IsEmpty]: Start isEmpty. Operand 41 states and 41 transitions. [2018-10-04 14:52:28,120 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 41 [2018-10-04 14:52:28,120 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:28,132 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:28,290 INFO L134 CoverageAnalysis]: Checked inductivity of 342 backedges. 0 proven. 342 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:29,338 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:29,339 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 43 states to 43 states and 43 transitions. [2018-10-04 14:52:29,339 INFO L276 IsEmpty]: Start isEmpty. Operand 43 states and 43 transitions. [2018-10-04 14:52:29,340 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 43 [2018-10-04 14:52:29,340 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:29,350 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:29,511 INFO L134 CoverageAnalysis]: Checked inductivity of 380 backedges. 0 proven. 380 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:29,996 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:29,997 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 45 states to 45 states and 45 transitions. [2018-10-04 14:52:29,998 INFO L276 IsEmpty]: Start isEmpty. Operand 45 states and 45 transitions. [2018-10-04 14:52:29,998 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 45 [2018-10-04 14:52:29,999 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:30,010 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:30,144 INFO L134 CoverageAnalysis]: Checked inductivity of 420 backedges. 0 proven. 420 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:30,619 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:30,620 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 47 states to 47 states and 47 transitions. [2018-10-04 14:52:30,620 INFO L276 IsEmpty]: Start isEmpty. Operand 47 states and 47 transitions. [2018-10-04 14:52:30,621 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 47 [2018-10-04 14:52:30,622 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:30,633 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:31,285 INFO L134 CoverageAnalysis]: Checked inductivity of 462 backedges. 0 proven. 462 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:31,806 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:31,806 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 49 states to 49 states and 49 transitions. [2018-10-04 14:52:31,806 INFO L276 IsEmpty]: Start isEmpty. Operand 49 states and 49 transitions. [2018-10-04 14:52:31,808 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 49 [2018-10-04 14:52:31,808 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:31,819 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:32,011 INFO L134 CoverageAnalysis]: Checked inductivity of 506 backedges. 0 proven. 506 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:32,538 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:32,539 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 51 states to 51 states and 51 transitions. [2018-10-04 14:52:32,539 INFO L276 IsEmpty]: Start isEmpty. Operand 51 states and 51 transitions. [2018-10-04 14:52:32,540 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 51 [2018-10-04 14:52:32,540 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:32,551 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:32,742 INFO L134 CoverageAnalysis]: Checked inductivity of 552 backedges. 0 proven. 552 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:33,393 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:33,394 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 53 states to 53 states and 53 transitions. [2018-10-04 14:52:33,394 INFO L276 IsEmpty]: Start isEmpty. Operand 53 states and 53 transitions. [2018-10-04 14:52:33,394 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 53 [2018-10-04 14:52:33,394 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:33,406 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:33,781 INFO L134 CoverageAnalysis]: Checked inductivity of 600 backedges. 0 proven. 600 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:34,540 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:34,540 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 55 states to 55 states and 55 transitions. [2018-10-04 14:52:34,540 INFO L276 IsEmpty]: Start isEmpty. Operand 55 states and 55 transitions. [2018-10-04 14:52:34,541 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 55 [2018-10-04 14:52:34,541 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:34,555 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:35,662 INFO L134 CoverageAnalysis]: Checked inductivity of 650 backedges. 0 proven. 650 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:36,287 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:36,287 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 57 states to 57 states and 57 transitions. [2018-10-04 14:52:36,287 INFO L276 IsEmpty]: Start isEmpty. Operand 57 states and 57 transitions. [2018-10-04 14:52:36,288 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 57 [2018-10-04 14:52:36,288 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:36,304 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:36,549 INFO L134 CoverageAnalysis]: Checked inductivity of 702 backedges. 0 proven. 702 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:37,164 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:37,164 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 59 states to 59 states and 59 transitions. [2018-10-04 14:52:37,165 INFO L276 IsEmpty]: Start isEmpty. Operand 59 states and 59 transitions. [2018-10-04 14:52:37,165 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 59 [2018-10-04 14:52:37,165 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:37,177 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:37,626 INFO L134 CoverageAnalysis]: Checked inductivity of 756 backedges. 0 proven. 756 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:38,319 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:38,319 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 61 states to 61 states and 61 transitions. [2018-10-04 14:52:38,319 INFO L276 IsEmpty]: Start isEmpty. Operand 61 states and 61 transitions. [2018-10-04 14:52:38,320 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 61 [2018-10-04 14:52:38,320 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:38,334 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:38,534 INFO L134 CoverageAnalysis]: Checked inductivity of 812 backedges. 0 proven. 812 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:39,389 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:39,389 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 63 states to 63 states and 63 transitions. [2018-10-04 14:52:39,390 INFO L276 IsEmpty]: Start isEmpty. Operand 63 states and 63 transitions. [2018-10-04 14:52:39,390 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 63 [2018-10-04 14:52:39,390 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:39,403 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:39,686 INFO L134 CoverageAnalysis]: Checked inductivity of 870 backedges. 0 proven. 870 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:40,422 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:40,423 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 65 states to 65 states and 65 transitions. [2018-10-04 14:52:40,423 INFO L276 IsEmpty]: Start isEmpty. Operand 65 states and 65 transitions. [2018-10-04 14:52:40,423 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 65 [2018-10-04 14:52:40,423 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:40,436 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:41,358 INFO L134 CoverageAnalysis]: Checked inductivity of 930 backedges. 0 proven. 930 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:42,072 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:42,072 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 67 states to 67 states and 67 transitions. [2018-10-04 14:52:42,073 INFO L276 IsEmpty]: Start isEmpty. Operand 67 states and 67 transitions. [2018-10-04 14:52:42,073 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 67 [2018-10-04 14:52:42,073 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:42,087 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:42,258 INFO L134 CoverageAnalysis]: Checked inductivity of 992 backedges. 0 proven. 992 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:42,990 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:42,991 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 69 states to 69 states and 69 transitions. [2018-10-04 14:52:42,991 INFO L276 IsEmpty]: Start isEmpty. Operand 69 states and 69 transitions. [2018-10-04 14:52:42,991 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 69 [2018-10-04 14:52:42,991 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:43,006 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:43,558 INFO L134 CoverageAnalysis]: Checked inductivity of 1056 backedges. 0 proven. 1056 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:44,330 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:44,331 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 71 states to 71 states and 71 transitions. [2018-10-04 14:52:44,331 INFO L276 IsEmpty]: Start isEmpty. Operand 71 states and 71 transitions. [2018-10-04 14:52:44,331 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 71 [2018-10-04 14:52:44,332 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:44,345 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:44,686 INFO L134 CoverageAnalysis]: Checked inductivity of 1122 backedges. 0 proven. 1122 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:45,555 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:45,556 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 73 states to 73 states and 73 transitions. [2018-10-04 14:52:45,556 INFO L276 IsEmpty]: Start isEmpty. Operand 73 states and 73 transitions. [2018-10-04 14:52:45,557 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 73 [2018-10-04 14:52:45,557 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:45,572 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:45,955 INFO L134 CoverageAnalysis]: Checked inductivity of 1190 backedges. 0 proven. 1190 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:46,947 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:46,947 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 75 states to 75 states and 75 transitions. [2018-10-04 14:52:46,948 INFO L276 IsEmpty]: Start isEmpty. Operand 75 states and 75 transitions. [2018-10-04 14:52:46,948 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 75 [2018-10-04 14:52:46,948 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:46,965 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:47,315 INFO L134 CoverageAnalysis]: Checked inductivity of 1260 backedges. 0 proven. 1260 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:48,222 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:48,223 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 77 states to 77 states and 77 transitions. [2018-10-04 14:52:48,223 INFO L276 IsEmpty]: Start isEmpty. Operand 77 states and 77 transitions. [2018-10-04 14:52:48,223 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 77 [2018-10-04 14:52:48,223 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:48,239 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:49,271 INFO L134 CoverageAnalysis]: Checked inductivity of 1332 backedges. 0 proven. 1332 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:50,393 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:50,393 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 79 states to 79 states and 79 transitions. [2018-10-04 14:52:50,394 INFO L276 IsEmpty]: Start isEmpty. Operand 79 states and 79 transitions. [2018-10-04 14:52:50,394 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 79 [2018-10-04 14:52:50,394 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:50,409 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:50,644 INFO L134 CoverageAnalysis]: Checked inductivity of 1406 backedges. 0 proven. 1406 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:53,041 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:53,042 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 81 states to 81 states and 81 transitions. [2018-10-04 14:52:53,042 INFO L276 IsEmpty]: Start isEmpty. Operand 81 states and 81 transitions. [2018-10-04 14:52:53,043 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 81 [2018-10-04 14:52:53,043 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:53,060 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:53,280 INFO L134 CoverageAnalysis]: Checked inductivity of 1482 backedges. 0 proven. 1482 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:54,281 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:54,281 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 83 states to 83 states and 83 transitions. [2018-10-04 14:52:54,281 INFO L276 IsEmpty]: Start isEmpty. Operand 83 states and 83 transitions. [2018-10-04 14:52:54,282 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 83 [2018-10-04 14:52:54,282 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:54,300 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:54,956 INFO L134 CoverageAnalysis]: Checked inductivity of 1560 backedges. 0 proven. 1560 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:56,003 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:56,004 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 85 states to 85 states and 85 transitions. [2018-10-04 14:52:56,004 INFO L276 IsEmpty]: Start isEmpty. Operand 85 states and 85 transitions. [2018-10-04 14:52:56,004 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 85 [2018-10-04 14:52:56,005 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:56,024 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:56,223 INFO L134 CoverageAnalysis]: Checked inductivity of 1640 backedges. 0 proven. 1640 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:57,181 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:57,181 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 87 states to 87 states and 87 transitions. [2018-10-04 14:52:57,181 INFO L276 IsEmpty]: Start isEmpty. Operand 87 states and 87 transitions. [2018-10-04 14:52:57,182 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 87 [2018-10-04 14:52:57,182 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:57,201 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:57,551 INFO L134 CoverageAnalysis]: Checked inductivity of 1722 backedges. 0 proven. 1722 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:52:59,320 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:52:59,321 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 89 states to 89 states and 89 transitions. [2018-10-04 14:52:59,321 INFO L276 IsEmpty]: Start isEmpty. Operand 89 states and 89 transitions. [2018-10-04 14:52:59,324 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 89 [2018-10-04 14:52:59,324 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:52:59,355 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:52:59,511 INFO L134 CoverageAnalysis]: Checked inductivity of 1806 backedges. 0 proven. 1806 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:00,722 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:00,723 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 91 states to 91 states and 91 transitions. [2018-10-04 14:53:00,723 INFO L276 IsEmpty]: Start isEmpty. Operand 91 states and 91 transitions. [2018-10-04 14:53:00,724 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 91 [2018-10-04 14:53:00,724 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:00,743 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:00,978 INFO L134 CoverageAnalysis]: Checked inductivity of 1892 backedges. 0 proven. 1892 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:02,022 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:02,022 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 93 states to 93 states and 93 transitions. [2018-10-04 14:53:02,022 INFO L276 IsEmpty]: Start isEmpty. Operand 93 states and 93 transitions. [2018-10-04 14:53:02,023 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 93 [2018-10-04 14:53:02,023 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:02,040 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:02,384 INFO L134 CoverageAnalysis]: Checked inductivity of 1980 backedges. 0 proven. 1980 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:03,510 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:03,511 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 95 states to 95 states and 95 transitions. [2018-10-04 14:53:03,511 INFO L276 IsEmpty]: Start isEmpty. Operand 95 states and 95 transitions. [2018-10-04 14:53:03,511 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 95 [2018-10-04 14:53:03,511 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:03,529 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:03,731 INFO L134 CoverageAnalysis]: Checked inductivity of 2070 backedges. 0 proven. 2070 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:04,815 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:04,815 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 97 states to 97 states and 97 transitions. [2018-10-04 14:53:04,815 INFO L276 IsEmpty]: Start isEmpty. Operand 97 states and 97 transitions. [2018-10-04 14:53:04,816 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 97 [2018-10-04 14:53:04,816 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:04,834 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:05,131 INFO L134 CoverageAnalysis]: Checked inductivity of 2162 backedges. 0 proven. 2162 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:06,413 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:06,414 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 99 states to 99 states and 99 transitions. [2018-10-04 14:53:06,414 INFO L276 IsEmpty]: Start isEmpty. Operand 99 states and 99 transitions. [2018-10-04 14:53:06,414 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 99 [2018-10-04 14:53:06,415 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:06,438 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:06,692 INFO L134 CoverageAnalysis]: Checked inductivity of 2256 backedges. 0 proven. 2256 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:11,824 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:11,824 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 101 states to 101 states and 101 transitions. [2018-10-04 14:53:11,824 INFO L276 IsEmpty]: Start isEmpty. Operand 101 states and 101 transitions. [2018-10-04 14:53:11,825 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 101 [2018-10-04 14:53:11,825 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:11,844 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:12,039 INFO L134 CoverageAnalysis]: Checked inductivity of 2352 backedges. 0 proven. 2352 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:13,283 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:13,283 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 103 states to 103 states and 103 transitions. [2018-10-04 14:53:13,284 INFO L276 IsEmpty]: Start isEmpty. Operand 103 states and 103 transitions. [2018-10-04 14:53:13,285 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 103 [2018-10-04 14:53:13,285 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:13,305 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:13,509 INFO L134 CoverageAnalysis]: Checked inductivity of 2450 backedges. 0 proven. 2450 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:14,814 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:14,814 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 105 states to 105 states and 105 transitions. [2018-10-04 14:53:14,815 INFO L276 IsEmpty]: Start isEmpty. Operand 105 states and 105 transitions. [2018-10-04 14:53:14,815 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 105 [2018-10-04 14:53:14,815 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:14,839 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:15,033 INFO L134 CoverageAnalysis]: Checked inductivity of 2550 backedges. 0 proven. 2550 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:16,570 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:16,571 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 107 states to 107 states and 107 transitions. [2018-10-04 14:53:16,571 INFO L276 IsEmpty]: Start isEmpty. Operand 107 states and 107 transitions. [2018-10-04 14:53:16,571 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 107 [2018-10-04 14:53:16,572 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:16,593 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:16,907 INFO L134 CoverageAnalysis]: Checked inductivity of 2652 backedges. 0 proven. 2652 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:18,235 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:18,236 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 109 states to 109 states and 109 transitions. [2018-10-04 14:53:18,236 INFO L276 IsEmpty]: Start isEmpty. Operand 109 states and 109 transitions. [2018-10-04 14:53:18,237 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 109 [2018-10-04 14:53:18,237 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:18,266 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:18,495 INFO L134 CoverageAnalysis]: Checked inductivity of 2756 backedges. 0 proven. 2756 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:19,795 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:19,796 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 111 states to 111 states and 111 transitions. [2018-10-04 14:53:19,796 INFO L276 IsEmpty]: Start isEmpty. Operand 111 states and 111 transitions. [2018-10-04 14:53:19,797 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 111 [2018-10-04 14:53:19,797 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:19,820 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:20,003 INFO L134 CoverageAnalysis]: Checked inductivity of 2862 backedges. 0 proven. 2862 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:21,593 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:21,594 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 113 states to 113 states and 113 transitions. [2018-10-04 14:53:21,594 INFO L276 IsEmpty]: Start isEmpty. Operand 113 states and 113 transitions. [2018-10-04 14:53:21,594 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 113 [2018-10-04 14:53:21,594 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:21,618 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:21,998 INFO L134 CoverageAnalysis]: Checked inductivity of 2970 backedges. 0 proven. 2970 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:23,413 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:23,414 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 115 states to 115 states and 115 transitions. [2018-10-04 14:53:23,414 INFO L276 IsEmpty]: Start isEmpty. Operand 115 states and 115 transitions. [2018-10-04 14:53:23,415 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 115 [2018-10-04 14:53:23,415 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:23,440 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:23,702 INFO L134 CoverageAnalysis]: Checked inductivity of 3080 backedges. 0 proven. 3080 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:25,128 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:25,128 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 117 states to 117 states and 117 transitions. [2018-10-04 14:53:25,128 INFO L276 IsEmpty]: Start isEmpty. Operand 117 states and 117 transitions. [2018-10-04 14:53:25,129 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 117 [2018-10-04 14:53:25,129 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:25,155 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:26,620 INFO L134 CoverageAnalysis]: Checked inductivity of 3192 backedges. 0 proven. 3192 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:28,188 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:28,188 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 119 states to 119 states and 119 transitions. [2018-10-04 14:53:28,188 INFO L276 IsEmpty]: Start isEmpty. Operand 119 states and 119 transitions. [2018-10-04 14:53:28,189 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 119 [2018-10-04 14:53:28,189 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:28,213 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:29,113 INFO L134 CoverageAnalysis]: Checked inductivity of 3306 backedges. 0 proven. 3306 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:30,711 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:30,711 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 121 states to 121 states and 121 transitions. [2018-10-04 14:53:30,711 INFO L276 IsEmpty]: Start isEmpty. Operand 121 states and 121 transitions. [2018-10-04 14:53:30,712 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 121 [2018-10-04 14:53:30,712 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:30,736 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:30,972 INFO L134 CoverageAnalysis]: Checked inductivity of 3422 backedges. 0 proven. 3422 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:32,538 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:32,538 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 123 states to 123 states and 123 transitions. [2018-10-04 14:53:32,538 INFO L276 IsEmpty]: Start isEmpty. Operand 123 states and 123 transitions. [2018-10-04 14:53:32,539 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 123 [2018-10-04 14:53:32,539 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:32,566 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:32,805 INFO L134 CoverageAnalysis]: Checked inductivity of 3540 backedges. 0 proven. 3540 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:34,367 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:34,367 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 125 states to 125 states and 125 transitions. [2018-10-04 14:53:34,367 INFO L276 IsEmpty]: Start isEmpty. Operand 125 states and 125 transitions. [2018-10-04 14:53:34,367 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 125 [2018-10-04 14:53:34,368 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:34,396 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:34,632 INFO L134 CoverageAnalysis]: Checked inductivity of 3660 backedges. 0 proven. 3660 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:36,286 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:36,287 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 127 states to 127 states and 127 transitions. [2018-10-04 14:53:36,287 INFO L276 IsEmpty]: Start isEmpty. Operand 127 states and 127 transitions. [2018-10-04 14:53:36,287 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 127 [2018-10-04 14:53:36,287 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:36,326 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:36,592 INFO L134 CoverageAnalysis]: Checked inductivity of 3782 backedges. 0 proven. 3782 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:38,296 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:38,297 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 129 states to 129 states and 129 transitions. [2018-10-04 14:53:38,297 INFO L276 IsEmpty]: Start isEmpty. Operand 129 states and 129 transitions. [2018-10-04 14:53:38,297 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 129 [2018-10-04 14:53:38,297 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:38,330 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:38,588 INFO L134 CoverageAnalysis]: Checked inductivity of 3906 backedges. 0 proven. 3906 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:40,332 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:40,332 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 131 states to 131 states and 131 transitions. [2018-10-04 14:53:40,332 INFO L276 IsEmpty]: Start isEmpty. Operand 131 states and 131 transitions. [2018-10-04 14:53:40,333 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 131 [2018-10-04 14:53:40,333 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:40,368 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:40,596 INFO L134 CoverageAnalysis]: Checked inductivity of 4032 backedges. 0 proven. 4032 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:42,571 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:42,572 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 133 states to 133 states and 133 transitions. [2018-10-04 14:53:42,572 INFO L276 IsEmpty]: Start isEmpty. Operand 133 states and 133 transitions. [2018-10-04 14:53:42,572 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 133 [2018-10-04 14:53:42,572 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:42,610 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:42,864 INFO L134 CoverageAnalysis]: Checked inductivity of 4160 backedges. 0 proven. 4160 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:44,652 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:44,653 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 135 states to 135 states and 135 transitions. [2018-10-04 14:53:44,653 INFO L276 IsEmpty]: Start isEmpty. Operand 135 states and 135 transitions. [2018-10-04 14:53:44,654 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 135 [2018-10-04 14:53:44,654 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:44,691 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:44,935 INFO L134 CoverageAnalysis]: Checked inductivity of 4290 backedges. 0 proven. 4290 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:46,934 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:46,935 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 137 states to 137 states and 137 transitions. [2018-10-04 14:53:46,935 INFO L276 IsEmpty]: Start isEmpty. Operand 137 states and 137 transitions. [2018-10-04 14:53:46,936 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 137 [2018-10-04 14:53:46,936 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:46,976 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:47,244 INFO L134 CoverageAnalysis]: Checked inductivity of 4422 backedges. 0 proven. 4422 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:49,079 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:49,079 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 139 states to 139 states and 139 transitions. [2018-10-04 14:53:49,080 INFO L276 IsEmpty]: Start isEmpty. Operand 139 states and 139 transitions. [2018-10-04 14:53:49,080 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 139 [2018-10-04 14:53:49,080 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:49,124 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:49,557 INFO L134 CoverageAnalysis]: Checked inductivity of 4556 backedges. 0 proven. 4556 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:51,525 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:51,525 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 141 states to 141 states and 141 transitions. [2018-10-04 14:53:51,525 INFO L276 IsEmpty]: Start isEmpty. Operand 141 states and 141 transitions. [2018-10-04 14:53:51,526 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 141 [2018-10-04 14:53:51,526 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:51,577 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:51,918 INFO L134 CoverageAnalysis]: Checked inductivity of 4692 backedges. 0 proven. 4692 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:53,873 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:53,874 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 143 states to 143 states and 143 transitions. [2018-10-04 14:53:53,874 INFO L276 IsEmpty]: Start isEmpty. Operand 143 states and 143 transitions. [2018-10-04 14:53:53,875 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 143 [2018-10-04 14:53:53,875 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:53,917 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:54,175 INFO L134 CoverageAnalysis]: Checked inductivity of 4830 backedges. 0 proven. 4830 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:56,172 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:56,173 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 145 states to 145 states and 145 transitions. [2018-10-04 14:53:56,173 INFO L276 IsEmpty]: Start isEmpty. Operand 145 states and 145 transitions. [2018-10-04 14:53:56,173 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 145 [2018-10-04 14:53:56,174 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:56,243 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:56,644 INFO L134 CoverageAnalysis]: Checked inductivity of 4970 backedges. 0 proven. 4970 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:53:58,610 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:53:58,611 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 147 states to 147 states and 147 transitions. [2018-10-04 14:53:58,611 INFO L276 IsEmpty]: Start isEmpty. Operand 147 states and 147 transitions. [2018-10-04 14:53:58,612 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 147 [2018-10-04 14:53:58,612 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:53:58,660 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:53:58,913 INFO L134 CoverageAnalysis]: Checked inductivity of 5112 backedges. 0 proven. 5112 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:00,900 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:00,900 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 149 states to 149 states and 149 transitions. [2018-10-04 14:54:00,900 INFO L276 IsEmpty]: Start isEmpty. Operand 149 states and 149 transitions. [2018-10-04 14:54:00,901 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 149 [2018-10-04 14:54:00,901 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:00,950 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:01,244 INFO L134 CoverageAnalysis]: Checked inductivity of 5256 backedges. 0 proven. 5256 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:03,559 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:03,560 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 151 states to 151 states and 151 transitions. [2018-10-04 14:54:03,560 INFO L276 IsEmpty]: Start isEmpty. Operand 151 states and 151 transitions. [2018-10-04 14:54:03,561 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 151 [2018-10-04 14:54:03,561 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:03,623 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:03,938 INFO L134 CoverageAnalysis]: Checked inductivity of 5402 backedges. 0 proven. 5402 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:06,049 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:06,049 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 153 states to 153 states and 153 transitions. [2018-10-04 14:54:06,049 INFO L276 IsEmpty]: Start isEmpty. Operand 153 states and 153 transitions. [2018-10-04 14:54:06,050 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 153 [2018-10-04 14:54:06,050 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:06,099 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:06,389 INFO L134 CoverageAnalysis]: Checked inductivity of 5550 backedges. 0 proven. 5550 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:08,833 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:08,833 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 155 states to 155 states and 155 transitions. [2018-10-04 14:54:08,833 INFO L276 IsEmpty]: Start isEmpty. Operand 155 states and 155 transitions. [2018-10-04 14:54:08,834 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 155 [2018-10-04 14:54:08,834 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:08,877 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:09,166 INFO L134 CoverageAnalysis]: Checked inductivity of 5700 backedges. 0 proven. 5700 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:11,380 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:11,380 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 157 states to 157 states and 157 transitions. [2018-10-04 14:54:11,380 INFO L276 IsEmpty]: Start isEmpty. Operand 157 states and 157 transitions. [2018-10-04 14:54:11,381 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 157 [2018-10-04 14:54:11,381 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:11,434 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:11,875 INFO L134 CoverageAnalysis]: Checked inductivity of 5852 backedges. 0 proven. 5852 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:14,183 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:14,183 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 159 states to 159 states and 159 transitions. [2018-10-04 14:54:14,183 INFO L276 IsEmpty]: Start isEmpty. Operand 159 states and 159 transitions. [2018-10-04 14:54:14,184 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 159 [2018-10-04 14:54:14,184 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:14,239 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:14,753 INFO L134 CoverageAnalysis]: Checked inductivity of 6006 backedges. 0 proven. 6006 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:17,117 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:17,118 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 161 states to 161 states and 161 transitions. [2018-10-04 14:54:17,118 INFO L276 IsEmpty]: Start isEmpty. Operand 161 states and 161 transitions. [2018-10-04 14:54:17,118 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 161 [2018-10-04 14:54:17,119 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:17,180 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:17,493 INFO L134 CoverageAnalysis]: Checked inductivity of 6162 backedges. 0 proven. 6162 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:19,862 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:19,863 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 163 states to 163 states and 163 transitions. [2018-10-04 14:54:19,863 INFO L276 IsEmpty]: Start isEmpty. Operand 163 states and 163 transitions. [2018-10-04 14:54:19,864 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 163 [2018-10-04 14:54:19,864 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:19,928 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:20,262 INFO L134 CoverageAnalysis]: Checked inductivity of 6320 backedges. 0 proven. 6320 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:22,760 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:22,760 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 165 states to 165 states and 165 transitions. [2018-10-04 14:54:22,760 INFO L276 IsEmpty]: Start isEmpty. Operand 165 states and 165 transitions. [2018-10-04 14:54:22,761 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 165 [2018-10-04 14:54:22,761 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:22,816 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:23,138 INFO L134 CoverageAnalysis]: Checked inductivity of 6480 backedges. 0 proven. 6480 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:25,694 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:25,694 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 167 states to 167 states and 167 transitions. [2018-10-04 14:54:25,694 INFO L276 IsEmpty]: Start isEmpty. Operand 167 states and 167 transitions. [2018-10-04 14:54:25,695 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 167 [2018-10-04 14:54:25,695 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:25,755 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:26,111 INFO L134 CoverageAnalysis]: Checked inductivity of 6642 backedges. 0 proven. 6642 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:28,806 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:28,806 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 169 states to 169 states and 169 transitions. [2018-10-04 14:54:28,806 INFO L276 IsEmpty]: Start isEmpty. Operand 169 states and 169 transitions. [2018-10-04 14:54:28,807 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 169 [2018-10-04 14:54:28,807 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:28,873 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:29,546 INFO L134 CoverageAnalysis]: Checked inductivity of 6806 backedges. 0 proven. 6806 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:32,095 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:32,096 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 171 states to 171 states and 171 transitions. [2018-10-04 14:54:32,096 INFO L276 IsEmpty]: Start isEmpty. Operand 171 states and 171 transitions. [2018-10-04 14:54:32,096 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 171 [2018-10-04 14:54:32,096 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:32,160 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:32,623 INFO L134 CoverageAnalysis]: Checked inductivity of 6972 backedges. 0 proven. 6972 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:35,256 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:35,257 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 173 states to 173 states and 173 transitions. [2018-10-04 14:54:35,257 INFO L276 IsEmpty]: Start isEmpty. Operand 173 states and 173 transitions. [2018-10-04 14:54:35,257 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 173 [2018-10-04 14:54:35,257 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:35,333 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:35,690 INFO L134 CoverageAnalysis]: Checked inductivity of 7140 backedges. 0 proven. 7140 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:38,357 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:38,357 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 175 states to 175 states and 175 transitions. [2018-10-04 14:54:38,357 INFO L276 IsEmpty]: Start isEmpty. Operand 175 states and 175 transitions. [2018-10-04 14:54:38,358 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 175 [2018-10-04 14:54:38,358 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:38,444 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:38,830 INFO L134 CoverageAnalysis]: Checked inductivity of 7310 backedges. 0 proven. 7310 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:41,543 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:41,544 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 177 states to 177 states and 177 transitions. [2018-10-04 14:54:41,544 INFO L276 IsEmpty]: Start isEmpty. Operand 177 states and 177 transitions. [2018-10-04 14:54:41,544 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 177 [2018-10-04 14:54:41,545 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:41,619 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:41,984 INFO L134 CoverageAnalysis]: Checked inductivity of 7482 backedges. 0 proven. 7482 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:44,930 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:44,930 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 179 states to 179 states and 179 transitions. [2018-10-04 14:54:44,931 INFO L276 IsEmpty]: Start isEmpty. Operand 179 states and 179 transitions. [2018-10-04 14:54:44,931 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 179 [2018-10-04 14:54:44,931 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:45,012 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:45,388 INFO L134 CoverageAnalysis]: Checked inductivity of 7656 backedges. 0 proven. 7656 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:48,264 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:48,264 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 181 states to 181 states and 181 transitions. [2018-10-04 14:54:48,264 INFO L276 IsEmpty]: Start isEmpty. Operand 181 states and 181 transitions. [2018-10-04 14:54:48,265 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 181 [2018-10-04 14:54:48,265 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:48,332 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:48,731 INFO L134 CoverageAnalysis]: Checked inductivity of 7832 backedges. 0 proven. 7832 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:51,570 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:51,571 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 183 states to 183 states and 183 transitions. [2018-10-04 14:54:51,571 INFO L276 IsEmpty]: Start isEmpty. Operand 183 states and 183 transitions. [2018-10-04 14:54:51,572 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 183 [2018-10-04 14:54:51,572 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:51,647 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:52,074 INFO L134 CoverageAnalysis]: Checked inductivity of 8010 backedges. 0 proven. 8010 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:55,117 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:55,117 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 185 states to 185 states and 185 transitions. [2018-10-04 14:54:55,118 INFO L276 IsEmpty]: Start isEmpty. Operand 185 states and 185 transitions. [2018-10-04 14:54:55,118 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 185 [2018-10-04 14:54:55,118 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:55,183 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:55,567 INFO L134 CoverageAnalysis]: Checked inductivity of 8190 backedges. 0 proven. 8190 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:54:58,391 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:54:58,392 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 187 states to 187 states and 187 transitions. [2018-10-04 14:54:58,392 INFO L276 IsEmpty]: Start isEmpty. Operand 187 states and 187 transitions. [2018-10-04 14:54:58,392 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 187 [2018-10-04 14:54:58,393 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:54:58,484 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:54:58,900 INFO L134 CoverageAnalysis]: Checked inductivity of 8372 backedges. 0 proven. 8372 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:01,775 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:01,775 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 189 states to 189 states and 189 transitions. [2018-10-04 14:55:01,775 INFO L276 IsEmpty]: Start isEmpty. Operand 189 states and 189 transitions. [2018-10-04 14:55:01,776 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 189 [2018-10-04 14:55:01,776 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:01,883 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:55:02,300 INFO L134 CoverageAnalysis]: Checked inductivity of 8556 backedges. 0 proven. 8556 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:05,640 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:05,640 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 191 states to 191 states and 191 transitions. [2018-10-04 14:55:05,641 INFO L276 IsEmpty]: Start isEmpty. Operand 191 states and 191 transitions. [2018-10-04 14:55:05,641 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 191 [2018-10-04 14:55:05,641 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:05,731 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:55:06,155 INFO L134 CoverageAnalysis]: Checked inductivity of 8742 backedges. 0 proven. 8742 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:09,324 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:09,324 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 193 states to 193 states and 193 transitions. [2018-10-04 14:55:09,324 INFO L276 IsEmpty]: Start isEmpty. Operand 193 states and 193 transitions. [2018-10-04 14:55:09,325 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 193 [2018-10-04 14:55:09,325 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:09,413 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:55:09,893 INFO L134 CoverageAnalysis]: Checked inductivity of 8930 backedges. 0 proven. 8930 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:13,093 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:13,093 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 195 states to 195 states and 195 transitions. [2018-10-04 14:55:13,093 INFO L276 IsEmpty]: Start isEmpty. Operand 195 states and 195 transitions. [2018-10-04 14:55:13,094 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 195 [2018-10-04 14:55:13,094 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:13,183 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:55:13,780 INFO L134 CoverageAnalysis]: Checked inductivity of 9120 backedges. 0 proven. 9120 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:17,021 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:17,022 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 197 states to 197 states and 197 transitions. [2018-10-04 14:55:17,022 INFO L276 IsEmpty]: Start isEmpty. Operand 197 states and 197 transitions. [2018-10-04 14:55:17,022 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 197 [2018-10-04 14:55:17,023 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:17,115 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:55:17,590 INFO L134 CoverageAnalysis]: Checked inductivity of 9312 backedges. 0 proven. 9312 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:20,968 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:20,968 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 199 states to 199 states and 199 transitions. [2018-10-04 14:55:20,968 INFO L276 IsEmpty]: Start isEmpty. Operand 199 states and 199 transitions. [2018-10-04 14:55:20,969 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 199 [2018-10-04 14:55:20,969 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:21,051 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:55:21,573 INFO L134 CoverageAnalysis]: Checked inductivity of 9506 backedges. 0 proven. 9506 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:24,818 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:24,818 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 201 states to 201 states and 201 transitions. [2018-10-04 14:55:24,818 INFO L276 IsEmpty]: Start isEmpty. Operand 201 states and 201 transitions. [2018-10-04 14:55:24,819 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 201 [2018-10-04 14:55:24,819 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:24,914 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2018-10-04 14:55:25,427 INFO L134 CoverageAnalysis]: Checked inductivity of 9702 backedges. 0 proven. 9702 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2018-10-04 14:55:28,586 INFO L82 GeneralOperation]: Start removeUnreachable. Operand no size info available [2018-10-04 14:55:28,586 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 203 states to 203 states and 203 transitions. [2018-10-04 14:55:28,586 INFO L276 IsEmpty]: Start isEmpty. Operand 203 states and 203 transitions. [2018-10-04 14:55:28,587 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 203 [2018-10-04 14:55:28,587 INFO L428 CodeCheckObserver]: Error Path is FOUND. [2018-10-04 14:55:29,900 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2018-10-04 14:55:31,102 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2018-10-04 14:55:31,581 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2018-10-04 14:55:31,958 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2018-10-04 14:55:32,003 WARN L496 CodeCheckObserver]: This program is UNSAFE, Check terminated with 100 iterations. [2018-10-04 14:55:32,075 INFO L202 PluginConnector]: Adding new model diamond1.i_3.bpl de.uni_freiburg.informatik.ultimate.plugins.generator.codecheck CFG 04.10 02:55:32 ImpRootNode [2018-10-04 14:55:32,076 INFO L132 PluginConnector]: ------------------------ END CodeCheck---------------------------- [2018-10-04 14:55:32,077 INFO L168 Benchmark]: Toolchain (without parser) took 196146.99 ms. Allocated memory was 1.5 GB in the beginning and 1.7 GB in the end (delta: 169.9 MB). Free memory was 1.5 GB in the beginning and 1.6 GB in the end (delta: -170.7 MB). There was no memory consumed. Max. memory is 7.1 GB. [2018-10-04 14:55:32,079 INFO L168 Benchmark]: Boogie PL CUP Parser took 0.19 ms. Allocated memory is still 1.5 GB. Free memory is still 1.5 GB. There was no memory consumed. Max. memory is 7.1 GB. [2018-10-04 14:55:32,079 INFO L168 Benchmark]: Boogie Procedure Inliner took 44.13 ms. Allocated memory is still 1.5 GB. Free memory is still 1.5 GB. There was no memory consumed. Max. memory is 7.1 GB. [2018-10-04 14:55:32,080 INFO L168 Benchmark]: Boogie Preprocessor took 30.25 ms. Allocated memory is still 1.5 GB. Free memory is still 1.5 GB. There was no memory consumed. Max. memory is 7.1 GB. [2018-10-04 14:55:32,080 INFO L168 Benchmark]: RCFGBuilder took 320.39 ms. Allocated memory is still 1.5 GB. Free memory was 1.5 GB in the beginning and 1.4 GB in the end (delta: 21.1 MB). Peak memory consumption was 21.1 MB. Max. memory is 7.1 GB. [2018-10-04 14:55:32,081 INFO L168 Benchmark]: CodeCheck took 195748.37 ms. Allocated memory was 1.5 GB in the beginning and 1.7 GB in the end (delta: 169.9 MB). Free memory was 1.4 GB in the beginning and 1.6 GB in the end (delta: -191.8 MB). There was no memory consumed. Max. memory is 7.1 GB. [2018-10-04 14:55:32,085 INFO L336 ainManager$Toolchain]: ####################### End [Toolchain 1] ####################### --- Results --- * Results from de.uni_freiburg.informatik.ultimate.plugins.generator.codecheck: - StatisticsResult: Ultimate CodeCheck benchmark data CFG has 1 procedures, 7 locations, 1 error locations. UNSAFE Result, 195.6s OverallTime, 100 OverallIterations, 0 TraceHistogramMax, 0.0s AutomataDifference, 0.0s DeadEndRemovalTime, 0.0s HoareAnnotationTime, HoareTripleCheckerStatistics: 0 SDtfs, -4 SDslu, -8 SDs, 0 SdLazy, -10 SolverSat, -6 SolverUnsat, 0 SolverUnknown, 0 SolverNotchecked, 158.0s Time, PredicateUnifierStatistics: 0 DeclaredPredicates, 65458 GetRequests, 55362 SyntacticMatches, 9702 SemanticMatches, 394 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 174.4s Time, 0.0s BasicInterpolantAutomatonTime, BiggestAbstraction: size=-1occurred in iteration=-1, traceCheckStatistics: 0.1s SsaConstructionTime, 3.6s SatisfiabilityAnalysisTime, 30.0s InterpolantComputationTime, 10300 NumberOfCodeBlocks, 10300 NumberOfCodeBlocksAsserted, 100 NumberOfCheckSat, 9999 ConstructedInterpolants, 0 QuantifiedInterpolants, 9273099 SizeOfPredicates, 0 NumberOfNonLiveVariables, 0 ConjunctsInSsa, 0 ConjunctsInUnsatCore, 99 InterpolantComputations, 1 PerfectInterpolantSequences, 0/323400 InterpolantCoveringCapability, InterpolantConsolidationStatistics: No data available, PathInvariantsStatistics: No data available, 0/0 InterpolantCoveringCapability, TotalInterpolationStatistics: No data available, 0.0s AbstIntTime, 0 AbstIntIterations, 0 AbstIntStrong, NaN AbsIntWeakeningRatio, NaN AbsIntAvgWeakeningVarsNumRemoved, NaN AbsIntAvgWeakenedConjuncts, 0.0s DumpTime, AutomataMinimizationStatistics: No data available, HoareAnnotationStatistics: No data available, RefinementEngineStatistics: No data available, ReuseStatistics: No data available - CounterExampleResult [Line: 38]: assertion can be violated assertion can be violated We found a FailurePath: [L11] havoc main_#res; [L12] havoc main_#t~nondet0, main_#t~post1, main_~x~5, main_~y~5; [L13] main_~x~5 := 0; [L14] main_~y~5 := main_#t~nondet0; [L15] havoc main_#t~nondet0; VAL [main_~x~5=0] [L18] assume true; VAL [main_~x~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=1, main_~y~5=0] [L18] assume true; VAL [main_~x~5=1, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=2, main_~y~5=0] [L18] assume true; VAL [main_~x~5=2, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=3, main_~y~5=0] [L18] assume true; VAL [main_~x~5=3, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=4, main_~y~5=0] [L18] assume true; VAL [main_~x~5=4, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=5, main_~y~5=0] [L18] assume true; VAL [main_~x~5=5, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=6, main_~y~5=0] [L18] assume true; VAL [main_~x~5=6, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=7, main_~y~5=0] [L18] assume true; VAL [main_~x~5=7, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=8, main_~y~5=0] [L18] assume true; VAL [main_~x~5=8, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=9, main_~y~5=0] [L18] assume true; VAL [main_~x~5=9, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=10, main_~y~5=0] [L18] assume true; VAL [main_~x~5=10, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=11, main_~y~5=0] [L18] assume true; VAL [main_~x~5=11, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=12, main_~y~5=0] [L18] assume true; VAL [main_~x~5=12, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=13, main_~y~5=0] [L18] assume true; VAL [main_~x~5=13, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=14, main_~y~5=0] [L18] assume true; VAL [main_~x~5=14, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=15, main_~y~5=0] [L18] assume true; VAL [main_~x~5=15, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=16, main_~y~5=0] [L18] assume true; VAL [main_~x~5=16, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=17, main_~y~5=0] [L18] assume true; VAL [main_~x~5=17, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=18, main_~y~5=0] [L18] assume true; VAL [main_~x~5=18, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=19, main_~y~5=0] [L18] assume true; VAL [main_~x~5=19, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=20, main_~y~5=0] [L18] assume true; VAL [main_~x~5=20, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=21, main_~y~5=0] [L18] assume true; VAL [main_~x~5=21, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=22, main_~y~5=0] [L18] assume true; VAL [main_~x~5=22, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=23, main_~y~5=0] [L18] assume true; VAL [main_~x~5=23, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=24, main_~y~5=0] [L18] assume true; VAL [main_~x~5=24, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=25, main_~y~5=0] [L18] assume true; VAL [main_~x~5=25, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=26, main_~y~5=0] [L18] assume true; VAL [main_~x~5=26, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=27, main_~y~5=0] [L18] assume true; VAL [main_~x~5=27, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=28, main_~y~5=0] [L18] assume true; VAL [main_~x~5=28, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=29, main_~y~5=0] [L18] assume true; VAL [main_~x~5=29, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=30, main_~y~5=0] [L18] assume true; VAL [main_~x~5=30, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=31, main_~y~5=0] [L18] assume true; VAL [main_~x~5=31, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=32, main_~y~5=0] [L18] assume true; VAL [main_~x~5=32, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=33, main_~y~5=0] [L18] assume true; VAL [main_~x~5=33, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=34, main_~y~5=0] [L18] assume true; VAL [main_~x~5=34, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=35, main_~y~5=0] [L18] assume true; VAL [main_~x~5=35, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=36, main_~y~5=0] [L18] assume true; VAL [main_~x~5=36, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=37, main_~y~5=0] [L18] assume true; VAL [main_~x~5=37, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=38, main_~y~5=0] [L18] assume true; VAL [main_~x~5=38, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=39, main_~y~5=0] [L18] assume true; VAL [main_~x~5=39, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=40, main_~y~5=0] [L18] assume true; VAL [main_~x~5=40, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=41, main_~y~5=0] [L18] assume true; VAL [main_~x~5=41, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=42, main_~y~5=0] [L18] assume true; VAL [main_~x~5=42, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=43, main_~y~5=0] [L18] assume true; VAL [main_~x~5=43, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=44, main_~y~5=0] [L18] assume true; VAL [main_~x~5=44, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=45, main_~y~5=0] [L18] assume true; VAL [main_~x~5=45, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=46, main_~y~5=0] [L18] assume true; VAL [main_~x~5=46, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=47, main_~y~5=0] [L18] assume true; VAL [main_~x~5=47, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=48, main_~y~5=0] [L18] assume true; VAL [main_~x~5=48, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=49, main_~y~5=0] [L18] assume true; VAL [main_~x~5=49, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=50, main_~y~5=0] [L18] assume true; VAL [main_~x~5=50, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=51, main_~y~5=0] [L18] assume true; VAL [main_~x~5=51, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=52, main_~y~5=0] [L18] assume true; VAL [main_~x~5=52, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=53, main_~y~5=0] [L18] assume true; VAL [main_~x~5=53, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=54, main_~y~5=0] [L18] assume true; VAL [main_~x~5=54, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=55, main_~y~5=0] [L18] assume true; VAL [main_~x~5=55, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=56, main_~y~5=0] [L18] assume true; VAL [main_~x~5=56, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=57, main_~y~5=0] [L18] assume true; VAL [main_~x~5=57, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=58, main_~y~5=0] [L18] assume true; VAL [main_~x~5=58, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=59, main_~y~5=0] [L18] assume true; VAL [main_~x~5=59, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=60, main_~y~5=0] [L18] assume true; VAL [main_~x~5=60, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=61, main_~y~5=0] [L18] assume true; VAL [main_~x~5=61, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=62, main_~y~5=0] [L18] assume true; VAL [main_~x~5=62, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=63, main_~y~5=0] [L18] assume true; VAL [main_~x~5=63, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=64, main_~y~5=0] [L18] assume true; VAL [main_~x~5=64, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=65, main_~y~5=0] [L18] assume true; VAL [main_~x~5=65, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=66, main_~y~5=0] [L18] assume true; VAL [main_~x~5=66, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=67, main_~y~5=0] [L18] assume true; VAL [main_~x~5=67, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=68, main_~y~5=0] [L18] assume true; VAL [main_~x~5=68, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=69, main_~y~5=0] [L18] assume true; VAL [main_~x~5=69, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=70, main_~y~5=0] [L18] assume true; VAL [main_~x~5=70, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=71, main_~y~5=0] [L18] assume true; VAL [main_~x~5=71, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=72, main_~y~5=0] [L18] assume true; VAL [main_~x~5=72, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=73, main_~y~5=0] [L18] assume true; VAL [main_~x~5=73, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=74, main_~y~5=0] [L18] assume true; VAL [main_~x~5=74, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=75, main_~y~5=0] [L18] assume true; VAL [main_~x~5=75, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=76, main_~y~5=0] [L18] assume true; VAL [main_~x~5=76, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=77, main_~y~5=0] [L18] assume true; VAL [main_~x~5=77, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=78, main_~y~5=0] [L18] assume true; VAL [main_~x~5=78, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=79, main_~y~5=0] [L18] assume true; VAL [main_~x~5=79, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=80, main_~y~5=0] [L18] assume true; VAL [main_~x~5=80, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=81, main_~y~5=0] [L18] assume true; VAL [main_~x~5=81, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=82, main_~y~5=0] [L18] assume true; VAL [main_~x~5=82, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=83, main_~y~5=0] [L18] assume true; VAL [main_~x~5=83, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=84, main_~y~5=0] [L18] assume true; VAL [main_~x~5=84, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=85, main_~y~5=0] [L18] assume true; VAL [main_~x~5=85, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=86, main_~y~5=0] [L18] assume true; VAL [main_~x~5=86, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=87, main_~y~5=0] [L18] assume true; VAL [main_~x~5=87, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=88, main_~y~5=0] [L18] assume true; VAL [main_~x~5=88, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=89, main_~y~5=0] [L18] assume true; VAL [main_~x~5=89, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=90, main_~y~5=0] [L18] assume true; VAL [main_~x~5=90, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=91, main_~y~5=0] [L18] assume true; VAL [main_~x~5=91, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=92, main_~y~5=0] [L18] assume true; VAL [main_~x~5=92, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=93, main_~y~5=0] [L18] assume true; VAL [main_~x~5=93, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=94, main_~y~5=0] [L18] assume true; VAL [main_~x~5=94, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=95, main_~y~5=0] [L18] assume true; VAL [main_~x~5=95, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=96, main_~y~5=0] [L18] assume true; VAL [main_~x~5=96, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=97, main_~y~5=0] [L18] assume true; VAL [main_~x~5=97, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=98, main_~y~5=0] [L18] assume true; VAL [main_~x~5=98, main_~y~5=0] [L31] assume !!(main_~x~5 % 4294967296 < 99); [L32] assume (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 == 0; [L33] main_#t~post1 := main_~x~5; [L34] main_~x~5 := main_#t~post1 + 1; [L35] havoc main_#t~post1; VAL [main_~x~5=99, main_~y~5=0] [L18] assume true; VAL [main_~x~5=99, main_~y~5=0] [L23] assume !(main_~x~5 % 4294967296 < 99); [L24] __VERIFIER_assert_#in~cond := (if (if main_~x~5 % 4294967296 < 0 && main_~x~5 % 4294967296 % 2 != 0 then main_~x~5 % 4294967296 % 2 - 2 else main_~x~5 % 4294967296 % 2) % 4294967296 == (if main_~y~5 % 4294967296 < 0 && main_~y~5 % 4294967296 % 2 != 0 then main_~y~5 % 4294967296 % 2 - 2 else main_~y~5 % 4294967296 % 2) % 4294967296 then 1 else 0); [L25] havoc __VERIFIER_assert_~cond; [L26] __VERIFIER_assert_~cond := __VERIFIER_assert_#in~cond; [L27] assume __VERIFIER_assert_~cond == 0; [L28] assume !false; VAL [__VERIFIER_assert_#in~cond=0, __VERIFIER_assert_~cond=0, main_~x~5=99, main_~y~5=0] [L38] assert false; VAL [__VERIFIER_assert_#in~cond=0, __VERIFIER_assert_~cond=0, main_~x~5=99, main_~y~5=0] * Results from de.uni_freiburg.informatik.ultimate.core: - StatisticsResult: Toolchain Benchmarks Benchmark results are: * Boogie PL CUP Parser took 0.19 ms. Allocated memory is still 1.5 GB. Free memory is still 1.5 GB. There was no memory consumed. Max. memory is 7.1 GB. * Boogie Procedure Inliner took 44.13 ms. Allocated memory is still 1.5 GB. Free memory is still 1.5 GB. There was no memory consumed. Max. memory is 7.1 GB. * Boogie Preprocessor took 30.25 ms. Allocated memory is still 1.5 GB. Free memory is still 1.5 GB. There was no memory consumed. Max. memory is 7.1 GB. * RCFGBuilder took 320.39 ms. Allocated memory is still 1.5 GB. Free memory was 1.5 GB in the beginning and 1.4 GB in the end (delta: 21.1 MB). Peak memory consumption was 21.1 MB. Max. memory is 7.1 GB. * CodeCheck took 195748.37 ms. Allocated memory was 1.5 GB in the beginning and 1.7 GB in the end (delta: 169.9 MB). Free memory was 1.4 GB in the beginning and 1.6 GB in the end (delta: -191.8 MB). There was no memory consumed. Max. memory is 7.1 GB. RESULT: Ultimate proved your program to be incorrect! Written .csv to /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/csv/diamond1.i_3.bpl_svcomp-Reach-32bit-Kojak_Default_PUPT.epf_KojakBplInline.xml/Csv-CodeCheckBenchmarks-0-2018-10-04_14-55-32-099.csv Written .csv to /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/csv/diamond1.i_3.bpl_svcomp-Reach-32bit-Kojak_Default_PUPT.epf_KojakBplInline.xml/Csv-Benchmark-0-2018-10-04_14-55-32-099.csv Received shutdown request...