./Ultimate.py --spec ../../sv-benchmarks/c/properties/unreach-call.prp --file ../../sv-benchmarks/c/pthread-wmm/podwr001_pso.opt.i --full-output --architecture 32bit -------------------------------------------------------------------------------- Checking for ERROR reachability Using default analysis Version f470102c Calling Ultimate with: /usr/lib/jvm/java-8-openjdk-amd64/bin/java -Dosgi.configuration.area=/tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/data/config -Xmx12G -Xms1G -jar /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/plugins/org.eclipse.equinox.launcher_1.3.100.v20150511-1540.jar -data @noDefault -ultimatedata /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/data -tc /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/config/AutomizerReach.xml -i ../../sv-benchmarks/c/pthread-wmm/podwr001_pso.opt.i -s /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/config/svcomp-Reach-32bit-Automizer_Default.epf --cacsl2boogietranslator.entry.function main --witnessprinter.witness.directory /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer --witnessprinter.witness.filename witness.graphml --witnessprinter.write.witness.besides.input.file false --witnessprinter.graph.data.specification CHECK( init(main()), LTL(G ! call(__VERIFIER_error())) ) --witnessprinter.graph.data.producer Automizer --witnessprinter.graph.data.architecture 32bit --witnessprinter.graph.data.programhash dd90badbb1636b6f3a3fca3f22a3b7f06b1afc7a ................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................. Execution finished normally Writing output log to file Ultimate.log Writing human readable error path to file UltimateCounterExample.errorpath Result: FALSE --- Real Ultimate output --- This is Ultimate 0.1.25-f470102 [2019-12-07 16:23:00,738 INFO L177 SettingsManager]: Resetting all preferences to default values... [2019-12-07 16:23:00,739 INFO L181 SettingsManager]: Resetting UltimateCore preferences to default values [2019-12-07 16:23:00,747 INFO L184 SettingsManager]: Ultimate Commandline Interface provides no preferences, ignoring... [2019-12-07 16:23:00,747 INFO L181 SettingsManager]: Resetting Boogie Preprocessor preferences to default values [2019-12-07 16:23:00,748 INFO L181 SettingsManager]: Resetting Boogie Procedure Inliner preferences to default values [2019-12-07 16:23:00,749 INFO L181 SettingsManager]: Resetting Abstract Interpretation preferences to default values [2019-12-07 16:23:00,750 INFO L181 SettingsManager]: Resetting LassoRanker preferences to default values [2019-12-07 16:23:00,752 INFO L181 SettingsManager]: Resetting Reaching Definitions preferences to default values [2019-12-07 16:23:00,753 INFO L181 SettingsManager]: Resetting SyntaxChecker preferences to default values [2019-12-07 16:23:00,753 INFO L181 SettingsManager]: Resetting Sifa preferences to default values [2019-12-07 16:23:00,754 INFO L184 SettingsManager]: Büchi Program Product provides no preferences, ignoring... [2019-12-07 16:23:00,754 INFO L181 SettingsManager]: Resetting LTL2Aut preferences to default values [2019-12-07 16:23:00,755 INFO L181 SettingsManager]: Resetting PEA to Boogie preferences to default values [2019-12-07 16:23:00,756 INFO L181 SettingsManager]: Resetting BlockEncodingV2 preferences to default values [2019-12-07 16:23:00,756 INFO L181 SettingsManager]: Resetting ChcToBoogie preferences to default values [2019-12-07 16:23:00,757 INFO L181 SettingsManager]: Resetting AutomataScriptInterpreter preferences to default values [2019-12-07 16:23:00,758 INFO L181 SettingsManager]: Resetting BuchiAutomizer preferences to default values [2019-12-07 16:23:00,759 INFO L181 SettingsManager]: Resetting CACSL2BoogieTranslator preferences to default values [2019-12-07 16:23:00,760 INFO L181 SettingsManager]: Resetting CodeCheck preferences to default values [2019-12-07 16:23:00,761 INFO L181 SettingsManager]: Resetting InvariantSynthesis preferences to default values [2019-12-07 16:23:00,762 INFO L181 SettingsManager]: Resetting RCFGBuilder preferences to default values [2019-12-07 16:23:00,763 INFO L181 SettingsManager]: Resetting Referee preferences to default values [2019-12-07 16:23:00,763 INFO L181 SettingsManager]: Resetting TraceAbstraction preferences to default values [2019-12-07 16:23:00,765 INFO L184 SettingsManager]: TraceAbstractionConcurrent provides no preferences, ignoring... [2019-12-07 16:23:00,765 INFO L184 SettingsManager]: TraceAbstractionWithAFAs provides no preferences, ignoring... [2019-12-07 16:23:00,765 INFO L181 SettingsManager]: Resetting TreeAutomizer preferences to default values [2019-12-07 16:23:00,765 INFO L181 SettingsManager]: Resetting IcfgToChc preferences to default values [2019-12-07 16:23:00,766 INFO L181 SettingsManager]: Resetting IcfgTransformer preferences to default values [2019-12-07 16:23:00,766 INFO L184 SettingsManager]: ReqToTest provides no preferences, ignoring... [2019-12-07 16:23:00,766 INFO L181 SettingsManager]: Resetting Boogie Printer preferences to default values [2019-12-07 16:23:00,767 INFO L181 SettingsManager]: Resetting ChcSmtPrinter preferences to default values [2019-12-07 16:23:00,767 INFO L181 SettingsManager]: Resetting ReqPrinter preferences to default values [2019-12-07 16:23:00,768 INFO L181 SettingsManager]: Resetting Witness Printer preferences to default values [2019-12-07 16:23:00,769 INFO L184 SettingsManager]: Boogie PL CUP Parser provides no preferences, ignoring... [2019-12-07 16:23:00,769 INFO L181 SettingsManager]: Resetting CDTParser preferences to default values [2019-12-07 16:23:00,769 INFO L184 SettingsManager]: AutomataScriptParser provides no preferences, ignoring... [2019-12-07 16:23:00,770 INFO L184 SettingsManager]: ReqParser provides no preferences, ignoring... [2019-12-07 16:23:00,770 INFO L181 SettingsManager]: Resetting SmtParser preferences to default values [2019-12-07 16:23:00,771 INFO L181 SettingsManager]: Resetting Witness Parser preferences to default values [2019-12-07 16:23:00,771 INFO L188 SettingsManager]: Finished resetting all preferences to default values... [2019-12-07 16:23:00,772 INFO L101 SettingsManager]: Beginning loading settings from /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/config/svcomp-Reach-32bit-Automizer_Default.epf [2019-12-07 16:23:00,784 INFO L113 SettingsManager]: Loading preferences was successful [2019-12-07 16:23:00,785 INFO L115 SettingsManager]: Preferences different from defaults after loading the file: [2019-12-07 16:23:00,785 INFO L136 SettingsManager]: Preferences of BlockEncodingV2 differ from their defaults: [2019-12-07 16:23:00,786 INFO L138 SettingsManager]: * Create parallel compositions if possible=false [2019-12-07 16:23:00,786 INFO L138 SettingsManager]: * Use SBE=true [2019-12-07 16:23:00,786 INFO L136 SettingsManager]: Preferences of CACSL2BoogieTranslator differ from their defaults: [2019-12-07 16:23:00,786 INFO L138 SettingsManager]: * sizeof long=4 [2019-12-07 16:23:00,787 INFO L138 SettingsManager]: * Overapproximate operations on floating types=true [2019-12-07 16:23:00,787 INFO L138 SettingsManager]: * sizeof POINTER=4 [2019-12-07 16:23:00,787 INFO L138 SettingsManager]: * Check division by zero=IGNORE [2019-12-07 16:23:00,787 INFO L138 SettingsManager]: * Pointer to allocated memory at dereference=IGNORE [2019-12-07 16:23:00,787 INFO L138 SettingsManager]: * If two pointers are subtracted or compared they have the same base address=IGNORE [2019-12-07 16:23:00,787 INFO L138 SettingsManager]: * Check array bounds for arrays that are off heap=IGNORE [2019-12-07 16:23:00,788 INFO L138 SettingsManager]: * sizeof long double=12 [2019-12-07 16:23:00,788 INFO L138 SettingsManager]: * Check if freed pointer was valid=false [2019-12-07 16:23:00,788 INFO L138 SettingsManager]: * Use constant arrays=true [2019-12-07 16:23:00,788 INFO L138 SettingsManager]: * Pointer base address is valid at dereference=IGNORE [2019-12-07 16:23:00,788 INFO L136 SettingsManager]: Preferences of RCFGBuilder differ from their defaults: [2019-12-07 16:23:00,789 INFO L138 SettingsManager]: * Size of a code block=SequenceOfStatements [2019-12-07 16:23:00,789 INFO L138 SettingsManager]: * To the following directory=./dump/ [2019-12-07 16:23:00,789 INFO L138 SettingsManager]: * SMT solver=External_DefaultMode [2019-12-07 16:23:00,789 INFO L138 SettingsManager]: * Command for external solver=z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 [2019-12-07 16:23:00,789 INFO L136 SettingsManager]: Preferences of TraceAbstraction differ from their defaults: [2019-12-07 16:23:00,790 INFO L138 SettingsManager]: * Compute Interpolants along a Counterexample=FPandBP [2019-12-07 16:23:00,790 INFO L138 SettingsManager]: * Positions where we compute the Hoare Annotation=LoopsAndPotentialCycles [2019-12-07 16:23:00,790 INFO L138 SettingsManager]: * Trace refinement strategy=CAMEL [2019-12-07 16:23:00,790 INFO L138 SettingsManager]: * Command for external solver=z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in [2019-12-07 16:23:00,790 INFO L138 SettingsManager]: * Compute Hoare Annotation of negated interpolant automaton, abstraction and CFG=true [2019-12-07 16:23:00,790 INFO L138 SettingsManager]: * Trace refinement exception blacklist=NONE [2019-12-07 16:23:00,790 INFO L138 SettingsManager]: * SMT solver=External_ModelsAndUnsatCoreMode Applying setting for plugin de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator: Entry function -> main Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Witness directory -> /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Witness filename -> witness.graphml Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Write witness besides input file -> false Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data specification -> CHECK( init(main()), LTL(G ! call(__VERIFIER_error())) ) Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data producer -> Automizer Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data architecture -> 32bit Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data programhash -> dd90badbb1636b6f3a3fca3f22a3b7f06b1afc7a [2019-12-07 16:23:00,897 INFO L81 nceAwareModelManager]: Repository-Root is: /tmp [2019-12-07 16:23:00,905 INFO L258 ainManager$Toolchain]: [Toolchain 1]: Applicable parser(s) successfully (re)initialized [2019-12-07 16:23:00,907 INFO L214 ainManager$Toolchain]: [Toolchain 1]: Toolchain selected. [2019-12-07 16:23:00,908 INFO L271 PluginConnector]: Initializing CDTParser... [2019-12-07 16:23:00,909 INFO L275 PluginConnector]: CDTParser initialized [2019-12-07 16:23:00,909 INFO L428 ainManager$Toolchain]: [Toolchain 1]: Parsing single file: /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/../../sv-benchmarks/c/pthread-wmm/podwr001_pso.opt.i [2019-12-07 16:23:00,945 INFO L220 CDTParser]: Created temporary CDT project at /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/data/3bc4e8e94/db461c045eca4c15a0f7322d5b311325/FLAG40fcd334b [2019-12-07 16:23:01,410 INFO L306 CDTParser]: Found 1 translation units. [2019-12-07 16:23:01,410 INFO L160 CDTParser]: Scanning /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/sv-benchmarks/c/pthread-wmm/podwr001_pso.opt.i [2019-12-07 16:23:01,422 INFO L349 CDTParser]: About to delete temporary CDT project at /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/data/3bc4e8e94/db461c045eca4c15a0f7322d5b311325/FLAG40fcd334b [2019-12-07 16:23:01,931 INFO L357 CDTParser]: Successfully deleted /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/data/3bc4e8e94/db461c045eca4c15a0f7322d5b311325 [2019-12-07 16:23:01,933 INFO L296 ainManager$Toolchain]: ####################### [Toolchain 1] ####################### [2019-12-07 16:23:01,935 INFO L131 ToolchainWalker]: Walking toolchain with 6 elements. [2019-12-07 16:23:01,935 INFO L113 PluginConnector]: ------------------------CACSL2BoogieTranslator---------------------------- [2019-12-07 16:23:01,936 INFO L271 PluginConnector]: Initializing CACSL2BoogieTranslator... [2019-12-07 16:23:01,938 INFO L275 PluginConnector]: CACSL2BoogieTranslator initialized [2019-12-07 16:23:01,939 INFO L185 PluginConnector]: Executing the observer ACSLObjectContainerObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 07.12 04:23:01" (1/1) ... [2019-12-07 16:23:01,941 INFO L205 PluginConnector]: Invalid model from CACSL2BoogieTranslator for observer de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator.ACSLObjectContainerObserver@227d51b0 and model type de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:01, skipping insertion in model container [2019-12-07 16:23:01,941 INFO L185 PluginConnector]: Executing the observer CACSL2BoogieTranslatorObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 07.12 04:23:01" (1/1) ... [2019-12-07 16:23:01,947 INFO L145 MainTranslator]: Starting translation in SV-COMP mode [2019-12-07 16:23:01,980 INFO L178 MainTranslator]: Built tables and reachable declarations [2019-12-07 16:23:02,224 INFO L206 PostProcessor]: Analyzing one entry point: main [2019-12-07 16:23:02,233 INFO L203 MainTranslator]: Completed pre-run [2019-12-07 16:23:02,277 INFO L206 PostProcessor]: Analyzing one entry point: main [2019-12-07 16:23:02,323 INFO L208 MainTranslator]: Completed translation [2019-12-07 16:23:02,324 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02 WrapperNode [2019-12-07 16:23:02,324 INFO L132 PluginConnector]: ------------------------ END CACSL2BoogieTranslator---------------------------- [2019-12-07 16:23:02,324 INFO L113 PluginConnector]: ------------------------Boogie Procedure Inliner---------------------------- [2019-12-07 16:23:02,324 INFO L271 PluginConnector]: Initializing Boogie Procedure Inliner... [2019-12-07 16:23:02,324 INFO L275 PluginConnector]: Boogie Procedure Inliner initialized [2019-12-07 16:23:02,330 INFO L185 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Procedure Inliner for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,344 INFO L185 PluginConnector]: Executing the observer Inliner from plugin Boogie Procedure Inliner for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,363 INFO L132 PluginConnector]: ------------------------ END Boogie Procedure Inliner---------------------------- [2019-12-07 16:23:02,364 INFO L113 PluginConnector]: ------------------------Boogie Preprocessor---------------------------- [2019-12-07 16:23:02,364 INFO L271 PluginConnector]: Initializing Boogie Preprocessor... [2019-12-07 16:23:02,364 INFO L275 PluginConnector]: Boogie Preprocessor initialized [2019-12-07 16:23:02,370 INFO L185 PluginConnector]: Executing the observer EnsureBoogieModelObserver from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,371 INFO L185 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,374 INFO L185 PluginConnector]: Executing the observer ConstExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,374 INFO L185 PluginConnector]: Executing the observer StructExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,381 INFO L185 PluginConnector]: Executing the observer UnstructureCode from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,384 INFO L185 PluginConnector]: Executing the observer FunctionInliner from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,387 INFO L185 PluginConnector]: Executing the observer BoogieSymbolTableConstructor from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... [2019-12-07 16:23:02,391 INFO L132 PluginConnector]: ------------------------ END Boogie Preprocessor---------------------------- [2019-12-07 16:23:02,391 INFO L113 PluginConnector]: ------------------------RCFGBuilder---------------------------- [2019-12-07 16:23:02,391 INFO L271 PluginConnector]: Initializing RCFGBuilder... [2019-12-07 16:23:02,391 INFO L275 PluginConnector]: RCFGBuilder initialized [2019-12-07 16:23:02,392 INFO L185 PluginConnector]: Executing the observer RCFGBuilderObserver from plugin RCFGBuilder for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (1/1) ... No working directory specified, using /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/z3 Starting monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 [2019-12-07 16:23:02,433 INFO L130 BoogieDeclarations]: Found specification of procedure write~int [2019-12-07 16:23:02,433 INFO L130 BoogieDeclarations]: Found specification of procedure __VERIFIER_atomic_begin [2019-12-07 16:23:02,433 INFO L130 BoogieDeclarations]: Found specification of procedure #Ultimate.allocOnStack [2019-12-07 16:23:02,434 INFO L130 BoogieDeclarations]: Found specification of procedure ULTIMATE.dealloc [2019-12-07 16:23:02,434 INFO L130 BoogieDeclarations]: Found specification of procedure P0 [2019-12-07 16:23:02,434 INFO L138 BoogieDeclarations]: Found implementation of procedure P0 [2019-12-07 16:23:02,434 INFO L130 BoogieDeclarations]: Found specification of procedure P1 [2019-12-07 16:23:02,434 INFO L138 BoogieDeclarations]: Found implementation of procedure P1 [2019-12-07 16:23:02,434 INFO L130 BoogieDeclarations]: Found specification of procedure P2 [2019-12-07 16:23:02,434 INFO L138 BoogieDeclarations]: Found implementation of procedure P2 [2019-12-07 16:23:02,434 INFO L130 BoogieDeclarations]: Found specification of procedure __VERIFIER_atomic_end [2019-12-07 16:23:02,434 INFO L130 BoogieDeclarations]: Found specification of procedure ULTIMATE.start [2019-12-07 16:23:02,434 INFO L138 BoogieDeclarations]: Found implementation of procedure ULTIMATE.start [2019-12-07 16:23:02,435 WARN L205 CfgBuilder]: User set CodeBlockSize to SequenceOfStatements but program contains fork statements. Overwriting the user preferences and setting CodeBlockSize to SingleStatement [2019-12-07 16:23:02,819 INFO L282 CfgBuilder]: Using the 1 location(s) as analysis (start of procedure ULTIMATE.start) [2019-12-07 16:23:02,819 INFO L287 CfgBuilder]: Removed 8 assume(true) statements. [2019-12-07 16:23:02,820 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 07.12 04:23:02 BoogieIcfgContainer [2019-12-07 16:23:02,820 INFO L132 PluginConnector]: ------------------------ END RCFGBuilder---------------------------- [2019-12-07 16:23:02,821 INFO L113 PluginConnector]: ------------------------TraceAbstraction---------------------------- [2019-12-07 16:23:02,821 INFO L271 PluginConnector]: Initializing TraceAbstraction... [2019-12-07 16:23:02,823 INFO L275 PluginConnector]: TraceAbstraction initialized [2019-12-07 16:23:02,823 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "CDTParser AST 07.12 04:23:01" (1/3) ... [2019-12-07 16:23:02,823 INFO L205 PluginConnector]: Invalid model from TraceAbstraction for observer de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction.TraceAbstractionObserver@2524519a and model type de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction AST 07.12 04:23:02, skipping insertion in model container [2019-12-07 16:23:02,823 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 04:23:02" (2/3) ... [2019-12-07 16:23:02,824 INFO L205 PluginConnector]: Invalid model from TraceAbstraction for observer de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction.TraceAbstractionObserver@2524519a and model type de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction AST 07.12 04:23:02, skipping insertion in model container [2019-12-07 16:23:02,824 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 07.12 04:23:02" (3/3) ... [2019-12-07 16:23:02,825 INFO L109 eAbstractionObserver]: Analyzing ICFG podwr001_pso.opt.i [2019-12-07 16:23:02,831 WARN L145 ceAbstractionStarter]: Switching off computation of Hoare annotation because input is a concurrent program [2019-12-07 16:23:02,831 INFO L156 ceAbstractionStarter]: Automizer settings: Hoare:false NWA Interpolation:FPandBP Determinization: PREDICATE_ABSTRACTION [2019-12-07 16:23:02,836 INFO L168 ceAbstractionStarter]: Appying trace abstraction to program that has 2 error locations. [2019-12-07 16:23:02,836 INFO L339 ceAbstractionStarter]: Constructing petrified ICFG for 1 thread instances. [2019-12-07 16:23:02,861 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#in~arg.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,861 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#in~arg.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,861 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork1___VERIFIER_assert_~expression not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,861 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork1_~arg.base not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,862 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork1_~arg.offset not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,862 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1___VERIFIER_assert_#in~expression| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,862 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork1___VERIFIER_assert_~expression not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,862 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork1___VERIFIER_assert_~expression not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,862 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,862 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,863 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,864 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,865 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,865 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,865 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,865 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,865 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#res.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,865 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork1_#res.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#in~arg.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#in~arg.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe P1Thread1of1ForFork2_~arg.offset not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe P1Thread1of1ForFork2_~arg.base not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,866 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,867 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,868 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,869 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,869 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,869 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#res.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,869 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork2_#res.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#in~arg.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~nondet15| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~nondet16| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#in~arg.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe P2Thread1of1ForFork0_~arg.base not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~nondet15| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe P2Thread1of1ForFork0_~arg.offset not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~nondet16| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,870 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite18| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite18| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite18| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite17| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite17| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite17| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite21| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite17| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite18| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite21| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,871 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite21| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite19| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite20| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite20| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite24| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite20| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite21| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite19| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite19| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,872 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite24| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite22| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite24| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite23| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite23| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite19| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite20| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite27| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite23| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite24| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,873 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite22| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite22| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite27| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite26| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite25| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite27| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite26| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite22| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite23| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,874 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite30| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite26| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite27| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite25| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite25| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite30| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite29| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite28| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite30| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite29| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,875 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite25| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite26| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite33| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite29| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite30| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite28| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite28| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite33| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite33| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite32| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite31| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,876 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite32| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite28| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite29| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite36| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite32| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite33| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite31| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite31| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite36| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,877 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite35| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite34| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite36| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite35| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite31| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite32| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite37| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite37| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite35| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite36| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,878 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite34| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite34| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite37| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite37| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite34| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite35| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite39| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite39| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite39| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite38| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite38| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,879 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite38| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite40| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite40| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite38| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite39| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite40| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite40| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite41| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite41| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite41| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,880 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite41| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite42| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite42| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite42| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite42| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite43| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite43| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite43| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#t~ite43| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#res.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,881 WARN L315 ript$VariableManager]: TermVariabe |P2Thread1of1ForFork0_#res.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 16:23:02,892 INFO L249 AbstractCegarLoop]: Starting to check reachability of 6 error locations. [2019-12-07 16:23:02,905 INFO L373 AbstractCegarLoop]: Interprodecural is true [2019-12-07 16:23:02,905 INFO L374 AbstractCegarLoop]: Hoare is true [2019-12-07 16:23:02,905 INFO L375 AbstractCegarLoop]: Compute interpolants for FPandBP [2019-12-07 16:23:02,905 INFO L376 AbstractCegarLoop]: Backedges is STRAIGHT_LINE [2019-12-07 16:23:02,905 INFO L377 AbstractCegarLoop]: Determinization is PREDICATE_ABSTRACTION [2019-12-07 16:23:02,905 INFO L378 AbstractCegarLoop]: Difference is false [2019-12-07 16:23:02,905 INFO L379 AbstractCegarLoop]: Minimize is MINIMIZE_SEVPA [2019-12-07 16:23:02,905 INFO L383 AbstractCegarLoop]: ======== Iteration 0==of CEGAR loop == AllErrorsAtOnce======== [2019-12-07 16:23:02,916 INFO L152 etLargeBlockEncoding]: Starting large block encoding on Petri net that has 176 places, 213 transitions [2019-12-07 16:23:02,917 INFO L68 FinitePrefix]: Start finitePrefix. Operand has 176 places, 213 transitions [2019-12-07 16:23:02,974 INFO L134 PetriNetUnfolder]: 47/210 cut-off events. [2019-12-07 16:23:02,974 INFO L135 PetriNetUnfolder]: For 0/0 co-relation queries the response was YES. [2019-12-07 16:23:02,983 INFO L76 FinitePrefix]: Finished finitePrefix Result has 220 conditions, 210 events. 47/210 cut-off events. For 0/0 co-relation queries the response was YES. Maximal size of possible extension queue 11. Compared 701 event pairs. 9/170 useless extension candidates. Maximal degree in co-relation 179. Up to 2 conditions per place. [2019-12-07 16:23:02,998 INFO L68 FinitePrefix]: Start finitePrefix. Operand has 176 places, 213 transitions [2019-12-07 16:23:03,029 INFO L134 PetriNetUnfolder]: 47/210 cut-off events. [2019-12-07 16:23:03,029 INFO L135 PetriNetUnfolder]: For 0/0 co-relation queries the response was YES. [2019-12-07 16:23:03,034 INFO L76 FinitePrefix]: Finished finitePrefix Result has 220 conditions, 210 events. 47/210 cut-off events. For 0/0 co-relation queries the response was YES. Maximal size of possible extension queue 11. Compared 701 event pairs. 9/170 useless extension candidates. Maximal degree in co-relation 179. Up to 2 conditions per place. [2019-12-07 16:23:03,050 INFO L158 etLargeBlockEncoding]: Number of co-enabled transitions 19004 [2019-12-07 16:23:03,050 INFO L170 etLargeBlockEncoding]: Semantic Check. [2019-12-07 16:23:05,936 WARN L192 SmtUtils]: Spent 144.00 ms on a formula simplification. DAG size of input: 91 DAG size of output: 89 [2019-12-07 16:23:06,230 INFO L206 etLargeBlockEncoding]: Checked pairs total: 130045 [2019-12-07 16:23:06,230 INFO L214 etLargeBlockEncoding]: Total number of compositions: 121 [2019-12-07 16:23:06,232 INFO L100 iNet2FiniteAutomaton]: Start petriNet2FiniteAutomaton. Operand has 95 places, 107 transitions [2019-12-07 16:23:25,370 INFO L122 iNet2FiniteAutomaton]: Finished petriNet2FiniteAutomaton. Result 126452 states. [2019-12-07 16:23:25,372 INFO L276 IsEmpty]: Start isEmpty. Operand 126452 states. [2019-12-07 16:23:25,375 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 4 [2019-12-07 16:23:25,375 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:23:25,376 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1] [2019-12-07 16:23:25,376 INFO L410 AbstractCegarLoop]: === Iteration 1 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:23:25,380 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:23:25,380 INFO L82 PathProgramCache]: Analyzing trace with hash 913925, now seen corresponding path program 1 times [2019-12-07 16:23:25,385 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:23:25,385 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1913246348] [2019-12-07 16:23:25,385 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:23:25,463 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:23:25,511 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:23:25,512 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1913246348] [2019-12-07 16:23:25,512 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:23:25,513 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [1] imperfect sequences [] total 1 [2019-12-07 16:23:25,513 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1955169849] [2019-12-07 16:23:25,516 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 16:23:25,516 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:23:25,525 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 16:23:25,526 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:23:25,527 INFO L87 Difference]: Start difference. First operand 126452 states. Second operand 3 states. [2019-12-07 16:23:26,389 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:23:26,389 INFO L93 Difference]: Finished difference Result 125570 states and 538788 transitions. [2019-12-07 16:23:26,390 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 16:23:26,391 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 3 [2019-12-07 16:23:26,391 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:23:26,800 INFO L225 Difference]: With dead ends: 125570 [2019-12-07 16:23:26,800 INFO L226 Difference]: Without dead ends: 111010 [2019-12-07 16:23:26,801 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 1 GetRequests, 0 SyntacticMatches, 0 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:23:31,088 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 111010 states. [2019-12-07 16:23:33,785 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 111010 to 111010. [2019-12-07 16:23:33,786 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 111010 states. [2019-12-07 16:23:34,157 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 111010 states to 111010 states and 475060 transitions. [2019-12-07 16:23:34,158 INFO L78 Accepts]: Start accepts. Automaton has 111010 states and 475060 transitions. Word has length 3 [2019-12-07 16:23:34,159 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:23:34,159 INFO L462 AbstractCegarLoop]: Abstraction has 111010 states and 475060 transitions. [2019-12-07 16:23:34,159 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 16:23:34,159 INFO L276 IsEmpty]: Start isEmpty. Operand 111010 states and 475060 transitions. [2019-12-07 16:23:34,163 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 12 [2019-12-07 16:23:34,163 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:23:34,163 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:23:34,163 INFO L410 AbstractCegarLoop]: === Iteration 2 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:23:34,163 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:23:34,164 INFO L82 PathProgramCache]: Analyzing trace with hash -1753094800, now seen corresponding path program 1 times [2019-12-07 16:23:34,164 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:23:34,164 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1141534385] [2019-12-07 16:23:34,164 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:23:34,188 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:23:34,232 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:23:34,232 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1141534385] [2019-12-07 16:23:34,232 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:23:34,232 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 16:23:34,232 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [52311528] [2019-12-07 16:23:34,233 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2019-12-07 16:23:34,233 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:23:34,234 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2019-12-07 16:23:34,234 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2019-12-07 16:23:34,234 INFO L87 Difference]: Start difference. First operand 111010 states and 475060 transitions. Second operand 4 states. [2019-12-07 16:23:35,166 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:23:35,167 INFO L93 Difference]: Finished difference Result 172646 states and 710109 transitions. [2019-12-07 16:23:35,167 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2019-12-07 16:23:35,167 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 11 [2019-12-07 16:23:35,167 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:23:36,034 INFO L225 Difference]: With dead ends: 172646 [2019-12-07 16:23:36,034 INFO L226 Difference]: Without dead ends: 172548 [2019-12-07 16:23:36,035 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2019-12-07 16:23:43,498 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 172548 states. [2019-12-07 16:23:45,568 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 172548 to 158936. [2019-12-07 16:23:45,568 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 158936 states. [2019-12-07 16:23:46,377 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 158936 states to 158936 states and 661803 transitions. [2019-12-07 16:23:46,378 INFO L78 Accepts]: Start accepts. Automaton has 158936 states and 661803 transitions. Word has length 11 [2019-12-07 16:23:46,378 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:23:46,378 INFO L462 AbstractCegarLoop]: Abstraction has 158936 states and 661803 transitions. [2019-12-07 16:23:46,378 INFO L463 AbstractCegarLoop]: Interpolant automaton has 4 states. [2019-12-07 16:23:46,378 INFO L276 IsEmpty]: Start isEmpty. Operand 158936 states and 661803 transitions. [2019-12-07 16:23:46,383 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 14 [2019-12-07 16:23:46,383 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:23:46,384 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:23:46,384 INFO L410 AbstractCegarLoop]: === Iteration 3 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:23:46,384 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:23:46,384 INFO L82 PathProgramCache]: Analyzing trace with hash 216434073, now seen corresponding path program 1 times [2019-12-07 16:23:46,384 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:23:46,385 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1451029936] [2019-12-07 16:23:46,385 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:23:46,404 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:23:46,434 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:23:46,434 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1451029936] [2019-12-07 16:23:46,435 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:23:46,435 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 16:23:46,435 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1052665980] [2019-12-07 16:23:46,435 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2019-12-07 16:23:46,435 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:23:46,435 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2019-12-07 16:23:46,435 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2019-12-07 16:23:46,435 INFO L87 Difference]: Start difference. First operand 158936 states and 661803 transitions. Second operand 4 states. [2019-12-07 16:23:47,608 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:23:47,609 INFO L93 Difference]: Finished difference Result 228902 states and 931210 transitions. [2019-12-07 16:23:47,609 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2019-12-07 16:23:47,609 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 13 [2019-12-07 16:23:47,610 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:23:48,200 INFO L225 Difference]: With dead ends: 228902 [2019-12-07 16:23:48,200 INFO L226 Difference]: Without dead ends: 228790 [2019-12-07 16:23:48,200 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2019-12-07 16:23:54,870 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 228790 states. [2019-12-07 16:23:59,882 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 228790 to 192327. [2019-12-07 16:23:59,882 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 192327 states. [2019-12-07 16:24:00,517 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 192327 states to 192327 states and 796272 transitions. [2019-12-07 16:24:00,518 INFO L78 Accepts]: Start accepts. Automaton has 192327 states and 796272 transitions. Word has length 13 [2019-12-07 16:24:00,518 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:00,518 INFO L462 AbstractCegarLoop]: Abstraction has 192327 states and 796272 transitions. [2019-12-07 16:24:00,519 INFO L463 AbstractCegarLoop]: Interpolant automaton has 4 states. [2019-12-07 16:24:00,519 INFO L276 IsEmpty]: Start isEmpty. Operand 192327 states and 796272 transitions. [2019-12-07 16:24:00,526 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 17 [2019-12-07 16:24:00,526 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:00,527 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:00,527 INFO L410 AbstractCegarLoop]: === Iteration 4 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:00,527 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:00,527 INFO L82 PathProgramCache]: Analyzing trace with hash -1948590504, now seen corresponding path program 1 times [2019-12-07 16:24:00,527 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:00,528 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1497319950] [2019-12-07 16:24:00,528 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:00,542 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:00,563 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:00,563 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1497319950] [2019-12-07 16:24:00,563 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:00,563 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2019-12-07 16:24:00,563 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1727592718] [2019-12-07 16:24:00,564 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 16:24:00,564 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:00,564 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 16:24:00,564 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:00,564 INFO L87 Difference]: Start difference. First operand 192327 states and 796272 transitions. Second operand 3 states. [2019-12-07 16:24:01,764 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:01,764 INFO L93 Difference]: Finished difference Result 280788 states and 1158875 transitions. [2019-12-07 16:24:01,765 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 16:24:01,765 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 16 [2019-12-07 16:24:01,765 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:03,049 INFO L225 Difference]: With dead ends: 280788 [2019-12-07 16:24:03,049 INFO L226 Difference]: Without dead ends: 280788 [2019-12-07 16:24:03,050 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 2 SyntacticMatches, 0 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:10,270 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 280788 states. [2019-12-07 16:24:13,645 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 280788 to 222888. [2019-12-07 16:24:13,645 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 222888 states. [2019-12-07 16:24:14,331 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 222888 states to 222888 states and 926633 transitions. [2019-12-07 16:24:14,331 INFO L78 Accepts]: Start accepts. Automaton has 222888 states and 926633 transitions. Word has length 16 [2019-12-07 16:24:14,331 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:14,331 INFO L462 AbstractCegarLoop]: Abstraction has 222888 states and 926633 transitions. [2019-12-07 16:24:14,331 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 16:24:14,331 INFO L276 IsEmpty]: Start isEmpty. Operand 222888 states and 926633 transitions. [2019-12-07 16:24:14,337 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 17 [2019-12-07 16:24:14,337 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:14,337 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:14,338 INFO L410 AbstractCegarLoop]: === Iteration 5 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:14,338 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:14,338 INFO L82 PathProgramCache]: Analyzing trace with hash -1821591471, now seen corresponding path program 1 times [2019-12-07 16:24:14,338 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:14,338 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1899938662] [2019-12-07 16:24:14,338 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:14,352 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:14,391 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:14,391 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1899938662] [2019-12-07 16:24:14,391 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:14,391 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2019-12-07 16:24:14,392 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1476130267] [2019-12-07 16:24:14,392 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2019-12-07 16:24:14,392 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:14,392 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2019-12-07 16:24:14,392 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=8, Invalid=12, Unknown=0, NotChecked=0, Total=20 [2019-12-07 16:24:14,392 INFO L87 Difference]: Start difference. First operand 222888 states and 926633 transitions. Second operand 5 states. [2019-12-07 16:24:15,967 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:15,967 INFO L93 Difference]: Finished difference Result 298473 states and 1226263 transitions. [2019-12-07 16:24:15,967 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 7 states. [2019-12-07 16:24:15,967 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 16 [2019-12-07 16:24:15,968 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:19,618 INFO L225 Difference]: With dead ends: 298473 [2019-12-07 16:24:19,618 INFO L226 Difference]: Without dead ends: 298473 [2019-12-07 16:24:19,619 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 6 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 5 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 2 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=18, Invalid=24, Unknown=0, NotChecked=0, Total=42 [2019-12-07 16:24:26,992 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 298473 states. [2019-12-07 16:24:30,688 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 298473 to 237826. [2019-12-07 16:24:30,688 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 237826 states. [2019-12-07 16:24:31,715 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 237826 states to 237826 states and 988542 transitions. [2019-12-07 16:24:31,715 INFO L78 Accepts]: Start accepts. Automaton has 237826 states and 988542 transitions. Word has length 16 [2019-12-07 16:24:31,715 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:31,715 INFO L462 AbstractCegarLoop]: Abstraction has 237826 states and 988542 transitions. [2019-12-07 16:24:31,715 INFO L463 AbstractCegarLoop]: Interpolant automaton has 5 states. [2019-12-07 16:24:31,716 INFO L276 IsEmpty]: Start isEmpty. Operand 237826 states and 988542 transitions. [2019-12-07 16:24:31,727 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 19 [2019-12-07 16:24:31,727 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:31,727 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:31,727 INFO L410 AbstractCegarLoop]: === Iteration 6 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:31,727 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:31,727 INFO L82 PathProgramCache]: Analyzing trace with hash -504931817, now seen corresponding path program 1 times [2019-12-07 16:24:31,728 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:31,728 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1960863970] [2019-12-07 16:24:31,728 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:31,741 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:31,761 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:31,761 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1960863970] [2019-12-07 16:24:31,762 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:31,762 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 16:24:31,762 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1638015458] [2019-12-07 16:24:31,762 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 16:24:31,762 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:31,762 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 16:24:31,762 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:31,762 INFO L87 Difference]: Start difference. First operand 237826 states and 988542 transitions. Second operand 3 states. [2019-12-07 16:24:32,821 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:32,821 INFO L93 Difference]: Finished difference Result 237826 states and 978678 transitions. [2019-12-07 16:24:32,822 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 16:24:32,822 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 18 [2019-12-07 16:24:32,822 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:34,002 INFO L225 Difference]: With dead ends: 237826 [2019-12-07 16:24:34,002 INFO L226 Difference]: Without dead ends: 237826 [2019-12-07 16:24:34,002 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 1 SyntacticMatches, 1 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:40,744 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 237826 states. [2019-12-07 16:24:44,081 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 237826 to 234480. [2019-12-07 16:24:44,081 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 234480 states. [2019-12-07 16:24:45,230 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 234480 states to 234480 states and 966258 transitions. [2019-12-07 16:24:45,230 INFO L78 Accepts]: Start accepts. Automaton has 234480 states and 966258 transitions. Word has length 18 [2019-12-07 16:24:45,230 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:45,230 INFO L462 AbstractCegarLoop]: Abstraction has 234480 states and 966258 transitions. [2019-12-07 16:24:45,230 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 16:24:45,231 INFO L276 IsEmpty]: Start isEmpty. Operand 234480 states and 966258 transitions. [2019-12-07 16:24:45,241 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 19 [2019-12-07 16:24:45,241 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:45,241 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:45,241 INFO L410 AbstractCegarLoop]: === Iteration 7 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:45,241 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:45,242 INFO L82 PathProgramCache]: Analyzing trace with hash 138207619, now seen corresponding path program 1 times [2019-12-07 16:24:45,242 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:45,242 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1637445190] [2019-12-07 16:24:45,242 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:45,257 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:45,270 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:45,270 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1637445190] [2019-12-07 16:24:45,270 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:45,270 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 16:24:45,271 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [840913083] [2019-12-07 16:24:45,271 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 16:24:45,271 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:45,271 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 16:24:45,271 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:45,271 INFO L87 Difference]: Start difference. First operand 234480 states and 966258 transitions. Second operand 3 states. [2019-12-07 16:24:45,394 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:45,394 INFO L93 Difference]: Finished difference Result 42613 states and 138837 transitions. [2019-12-07 16:24:45,395 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 16:24:45,395 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 18 [2019-12-07 16:24:45,395 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:45,454 INFO L225 Difference]: With dead ends: 42613 [2019-12-07 16:24:45,455 INFO L226 Difference]: Without dead ends: 42613 [2019-12-07 16:24:45,455 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 2 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:45,685 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 42613 states. [2019-12-07 16:24:46,093 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 42613 to 42613. [2019-12-07 16:24:46,093 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 42613 states. [2019-12-07 16:24:46,169 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 42613 states to 42613 states and 138837 transitions. [2019-12-07 16:24:46,169 INFO L78 Accepts]: Start accepts. Automaton has 42613 states and 138837 transitions. Word has length 18 [2019-12-07 16:24:46,169 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:46,169 INFO L462 AbstractCegarLoop]: Abstraction has 42613 states and 138837 transitions. [2019-12-07 16:24:46,169 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 16:24:46,169 INFO L276 IsEmpty]: Start isEmpty. Operand 42613 states and 138837 transitions. [2019-12-07 16:24:46,175 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 23 [2019-12-07 16:24:46,175 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:46,175 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:46,175 INFO L410 AbstractCegarLoop]: === Iteration 8 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:46,176 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:46,176 INFO L82 PathProgramCache]: Analyzing trace with hash -187432510, now seen corresponding path program 1 times [2019-12-07 16:24:46,176 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:46,176 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [572248882] [2019-12-07 16:24:46,176 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:46,188 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:46,230 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:46,230 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [572248882] [2019-12-07 16:24:46,230 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:46,230 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2019-12-07 16:24:46,230 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [99310332] [2019-12-07 16:24:46,231 INFO L442 AbstractCegarLoop]: Interpolant automaton has 6 states [2019-12-07 16:24:46,231 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:46,231 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 6 interpolants. [2019-12-07 16:24:46,231 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=10, Invalid=20, Unknown=0, NotChecked=0, Total=30 [2019-12-07 16:24:46,231 INFO L87 Difference]: Start difference. First operand 42613 states and 138837 transitions. Second operand 6 states. [2019-12-07 16:24:47,767 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:47,768 INFO L93 Difference]: Finished difference Result 65056 states and 205947 transitions. [2019-12-07 16:24:47,768 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 13 states. [2019-12-07 16:24:47,769 INFO L78 Accepts]: Start accepts. Automaton has 6 states. Word has length 22 [2019-12-07 16:24:47,769 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:47,851 INFO L225 Difference]: With dead ends: 65056 [2019-12-07 16:24:47,851 INFO L226 Difference]: Without dead ends: 65042 [2019-12-07 16:24:47,852 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 13 GetRequests, 2 SyntacticMatches, 0 SemanticMatches, 11 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 19 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=54, Invalid=102, Unknown=0, NotChecked=0, Total=156 [2019-12-07 16:24:48,132 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 65042 states. [2019-12-07 16:24:48,620 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 65042 to 42278. [2019-12-07 16:24:48,621 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 42278 states. [2019-12-07 16:24:48,694 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 42278 states to 42278 states and 137592 transitions. [2019-12-07 16:24:48,695 INFO L78 Accepts]: Start accepts. Automaton has 42278 states and 137592 transitions. Word has length 22 [2019-12-07 16:24:48,695 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:48,695 INFO L462 AbstractCegarLoop]: Abstraction has 42278 states and 137592 transitions. [2019-12-07 16:24:48,695 INFO L463 AbstractCegarLoop]: Interpolant automaton has 6 states. [2019-12-07 16:24:48,695 INFO L276 IsEmpty]: Start isEmpty. Operand 42278 states and 137592 transitions. [2019-12-07 16:24:48,704 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 26 [2019-12-07 16:24:48,705 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:48,705 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:48,705 INFO L410 AbstractCegarLoop]: === Iteration 9 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:48,705 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:48,705 INFO L82 PathProgramCache]: Analyzing trace with hash -200714255, now seen corresponding path program 1 times [2019-12-07 16:24:48,705 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:48,705 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [2099791075] [2019-12-07 16:24:48,705 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:48,715 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:48,767 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:48,767 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [2099791075] [2019-12-07 16:24:48,767 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:48,767 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2019-12-07 16:24:48,767 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1234476947] [2019-12-07 16:24:48,768 INFO L442 AbstractCegarLoop]: Interpolant automaton has 6 states [2019-12-07 16:24:48,768 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:48,768 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 6 interpolants. [2019-12-07 16:24:48,768 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=10, Invalid=20, Unknown=0, NotChecked=0, Total=30 [2019-12-07 16:24:48,768 INFO L87 Difference]: Start difference. First operand 42278 states and 137592 transitions. Second operand 6 states. [2019-12-07 16:24:49,290 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:49,290 INFO L93 Difference]: Finished difference Result 60846 states and 193234 transitions. [2019-12-07 16:24:49,290 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 9 states. [2019-12-07 16:24:49,290 INFO L78 Accepts]: Start accepts. Automaton has 6 states. Word has length 25 [2019-12-07 16:24:49,291 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:49,379 INFO L225 Difference]: With dead ends: 60846 [2019-12-07 16:24:49,379 INFO L226 Difference]: Without dead ends: 60820 [2019-12-07 16:24:49,379 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 10 GetRequests, 1 SyntacticMatches, 2 SemanticMatches, 7 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 3 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=25, Invalid=47, Unknown=0, NotChecked=0, Total=72 [2019-12-07 16:24:49,660 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 60820 states. [2019-12-07 16:24:50,342 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 60820 to 50129. [2019-12-07 16:24:50,342 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 50129 states. [2019-12-07 16:24:50,443 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 50129 states to 50129 states and 162181 transitions. [2019-12-07 16:24:50,444 INFO L78 Accepts]: Start accepts. Automaton has 50129 states and 162181 transitions. Word has length 25 [2019-12-07 16:24:50,444 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:50,444 INFO L462 AbstractCegarLoop]: Abstraction has 50129 states and 162181 transitions. [2019-12-07 16:24:50,444 INFO L463 AbstractCegarLoop]: Interpolant automaton has 6 states. [2019-12-07 16:24:50,444 INFO L276 IsEmpty]: Start isEmpty. Operand 50129 states and 162181 transitions. [2019-12-07 16:24:50,460 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 28 [2019-12-07 16:24:50,460 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:50,460 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:50,460 INFO L410 AbstractCegarLoop]: === Iteration 10 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:50,460 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:50,460 INFO L82 PathProgramCache]: Analyzing trace with hash 611460705, now seen corresponding path program 1 times [2019-12-07 16:24:50,460 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:50,460 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [866643064] [2019-12-07 16:24:50,461 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:50,469 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:50,505 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:50,505 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [866643064] [2019-12-07 16:24:50,505 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:50,505 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2019-12-07 16:24:50,505 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [344597531] [2019-12-07 16:24:50,506 INFO L442 AbstractCegarLoop]: Interpolant automaton has 6 states [2019-12-07 16:24:50,506 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:50,506 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 6 interpolants. [2019-12-07 16:24:50,506 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=10, Invalid=20, Unknown=0, NotChecked=0, Total=30 [2019-12-07 16:24:50,506 INFO L87 Difference]: Start difference. First operand 50129 states and 162181 transitions. Second operand 6 states. [2019-12-07 16:24:50,970 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:50,970 INFO L93 Difference]: Finished difference Result 71592 states and 224983 transitions. [2019-12-07 16:24:50,970 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 10 states. [2019-12-07 16:24:50,970 INFO L78 Accepts]: Start accepts. Automaton has 6 states. Word has length 27 [2019-12-07 16:24:50,971 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:51,073 INFO L225 Difference]: With dead ends: 71592 [2019-12-07 16:24:51,074 INFO L226 Difference]: Without dead ends: 71508 [2019-12-07 16:24:51,074 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 11 GetRequests, 2 SyntacticMatches, 1 SemanticMatches, 8 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 8 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=30, Invalid=60, Unknown=0, NotChecked=0, Total=90 [2019-12-07 16:24:51,380 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 71508 states. [2019-12-07 16:24:52,030 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 71508 to 53724. [2019-12-07 16:24:52,030 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 53724 states. [2019-12-07 16:24:52,133 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 53724 states to 53724 states and 172706 transitions. [2019-12-07 16:24:52,134 INFO L78 Accepts]: Start accepts. Automaton has 53724 states and 172706 transitions. Word has length 27 [2019-12-07 16:24:52,134 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:52,134 INFO L462 AbstractCegarLoop]: Abstraction has 53724 states and 172706 transitions. [2019-12-07 16:24:52,134 INFO L463 AbstractCegarLoop]: Interpolant automaton has 6 states. [2019-12-07 16:24:52,134 INFO L276 IsEmpty]: Start isEmpty. Operand 53724 states and 172706 transitions. [2019-12-07 16:24:52,153 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 30 [2019-12-07 16:24:52,153 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:52,154 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:52,154 INFO L410 AbstractCegarLoop]: === Iteration 11 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:52,154 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:52,154 INFO L82 PathProgramCache]: Analyzing trace with hash -969078927, now seen corresponding path program 1 times [2019-12-07 16:24:52,154 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:52,154 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [503480124] [2019-12-07 16:24:52,154 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:52,168 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:52,186 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:52,186 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [503480124] [2019-12-07 16:24:52,186 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:52,186 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2019-12-07 16:24:52,186 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1304656843] [2019-12-07 16:24:52,187 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2019-12-07 16:24:52,187 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:52,187 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2019-12-07 16:24:52,187 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=6, Invalid=6, Unknown=0, NotChecked=0, Total=12 [2019-12-07 16:24:52,187 INFO L87 Difference]: Start difference. First operand 53724 states and 172706 transitions. Second operand 4 states. [2019-12-07 16:24:52,262 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:52,263 INFO L93 Difference]: Finished difference Result 20754 states and 64022 transitions. [2019-12-07 16:24:52,263 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2019-12-07 16:24:52,263 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 29 [2019-12-07 16:24:52,263 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:52,285 INFO L225 Difference]: With dead ends: 20754 [2019-12-07 16:24:52,286 INFO L226 Difference]: Without dead ends: 20754 [2019-12-07 16:24:52,286 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 2 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=6, Invalid=6, Unknown=0, NotChecked=0, Total=12 [2019-12-07 16:24:52,378 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 20754 states. [2019-12-07 16:24:52,553 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 20754 to 19543. [2019-12-07 16:24:52,553 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 19543 states. [2019-12-07 16:24:52,585 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 19543 states to 19543 states and 60338 transitions. [2019-12-07 16:24:52,585 INFO L78 Accepts]: Start accepts. Automaton has 19543 states and 60338 transitions. Word has length 29 [2019-12-07 16:24:52,585 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:52,585 INFO L462 AbstractCegarLoop]: Abstraction has 19543 states and 60338 transitions. [2019-12-07 16:24:52,585 INFO L463 AbstractCegarLoop]: Interpolant automaton has 4 states. [2019-12-07 16:24:52,585 INFO L276 IsEmpty]: Start isEmpty. Operand 19543 states and 60338 transitions. [2019-12-07 16:24:52,604 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 34 [2019-12-07 16:24:52,604 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:52,604 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:52,604 INFO L410 AbstractCegarLoop]: === Iteration 12 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:52,604 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:52,604 INFO L82 PathProgramCache]: Analyzing trace with hash -1170391984, now seen corresponding path program 1 times [2019-12-07 16:24:52,604 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:52,604 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1108986407] [2019-12-07 16:24:52,604 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:52,615 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:52,665 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:52,666 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1108986407] [2019-12-07 16:24:52,666 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:52,666 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [5] imperfect sequences [] total 5 [2019-12-07 16:24:52,666 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [99857057] [2019-12-07 16:24:52,666 INFO L442 AbstractCegarLoop]: Interpolant automaton has 7 states [2019-12-07 16:24:52,666 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:52,666 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 7 interpolants. [2019-12-07 16:24:52,666 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=12, Invalid=30, Unknown=0, NotChecked=0, Total=42 [2019-12-07 16:24:52,666 INFO L87 Difference]: Start difference. First operand 19543 states and 60338 transitions. Second operand 7 states. [2019-12-07 16:24:53,401 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:53,402 INFO L93 Difference]: Finished difference Result 27225 states and 81337 transitions. [2019-12-07 16:24:53,402 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 19 states. [2019-12-07 16:24:53,402 INFO L78 Accepts]: Start accepts. Automaton has 7 states. Word has length 33 [2019-12-07 16:24:53,402 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:53,435 INFO L225 Difference]: With dead ends: 27225 [2019-12-07 16:24:53,435 INFO L226 Difference]: Without dead ends: 27225 [2019-12-07 16:24:53,435 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 20 GetRequests, 2 SyntacticMatches, 1 SemanticMatches, 17 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 58 ImplicationChecksByTransitivity, 0.1s TimeCoverageRelationStatistics Valid=90, Invalid=252, Unknown=0, NotChecked=0, Total=342 [2019-12-07 16:24:53,543 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 27225 states. [2019-12-07 16:24:53,754 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 27225 to 19532. [2019-12-07 16:24:53,755 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 19532 states. [2019-12-07 16:24:53,787 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 19532 states to 19532 states and 60108 transitions. [2019-12-07 16:24:53,787 INFO L78 Accepts]: Start accepts. Automaton has 19532 states and 60108 transitions. Word has length 33 [2019-12-07 16:24:53,787 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:53,787 INFO L462 AbstractCegarLoop]: Abstraction has 19532 states and 60108 transitions. [2019-12-07 16:24:53,787 INFO L463 AbstractCegarLoop]: Interpolant automaton has 7 states. [2019-12-07 16:24:53,787 INFO L276 IsEmpty]: Start isEmpty. Operand 19532 states and 60108 transitions. [2019-12-07 16:24:53,803 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 41 [2019-12-07 16:24:53,803 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:53,803 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:53,803 INFO L410 AbstractCegarLoop]: === Iteration 13 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:53,803 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:53,803 INFO L82 PathProgramCache]: Analyzing trace with hash 1293540528, now seen corresponding path program 1 times [2019-12-07 16:24:53,803 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:53,804 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [223093743] [2019-12-07 16:24:53,804 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:53,815 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:53,846 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:53,846 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [223093743] [2019-12-07 16:24:53,847 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:53,847 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [5] imperfect sequences [] total 5 [2019-12-07 16:24:53,847 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [367411065] [2019-12-07 16:24:53,847 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2019-12-07 16:24:53,847 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:53,847 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2019-12-07 16:24:53,847 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=7, Invalid=13, Unknown=0, NotChecked=0, Total=20 [2019-12-07 16:24:53,847 INFO L87 Difference]: Start difference. First operand 19532 states and 60108 transitions. Second operand 5 states. [2019-12-07 16:24:54,237 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:54,237 INFO L93 Difference]: Finished difference Result 27614 states and 84242 transitions. [2019-12-07 16:24:54,237 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 6 states. [2019-12-07 16:24:54,237 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 40 [2019-12-07 16:24:54,237 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:54,269 INFO L225 Difference]: With dead ends: 27614 [2019-12-07 16:24:54,270 INFO L226 Difference]: Without dead ends: 27614 [2019-12-07 16:24:54,270 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 8 GetRequests, 3 SyntacticMatches, 1 SemanticMatches, 4 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=11, Invalid=19, Unknown=0, NotChecked=0, Total=30 [2019-12-07 16:24:54,379 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 27614 states. [2019-12-07 16:24:54,618 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 27614 to 24279. [2019-12-07 16:24:54,619 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 24279 states. [2019-12-07 16:24:54,657 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 24279 states to 24279 states and 74944 transitions. [2019-12-07 16:24:54,657 INFO L78 Accepts]: Start accepts. Automaton has 24279 states and 74944 transitions. Word has length 40 [2019-12-07 16:24:54,657 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:54,658 INFO L462 AbstractCegarLoop]: Abstraction has 24279 states and 74944 transitions. [2019-12-07 16:24:54,658 INFO L463 AbstractCegarLoop]: Interpolant automaton has 5 states. [2019-12-07 16:24:54,658 INFO L276 IsEmpty]: Start isEmpty. Operand 24279 states and 74944 transitions. [2019-12-07 16:24:54,677 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 41 [2019-12-07 16:24:54,677 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:54,677 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:54,677 INFO L410 AbstractCegarLoop]: === Iteration 14 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:54,677 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:54,678 INFO L82 PathProgramCache]: Analyzing trace with hash 1864320792, now seen corresponding path program 2 times [2019-12-07 16:24:54,678 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:54,678 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [413595827] [2019-12-07 16:24:54,678 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:54,691 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:54,708 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:54,708 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [413595827] [2019-12-07 16:24:54,708 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:54,709 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 16:24:54,709 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [2135208641] [2019-12-07 16:24:54,709 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 16:24:54,709 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:54,709 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 16:24:54,709 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:54,709 INFO L87 Difference]: Start difference. First operand 24279 states and 74944 transitions. Second operand 3 states. [2019-12-07 16:24:54,772 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:54,772 INFO L93 Difference]: Finished difference Result 23098 states and 70342 transitions. [2019-12-07 16:24:54,772 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 16:24:54,772 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 40 [2019-12-07 16:24:54,772 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:54,798 INFO L225 Difference]: With dead ends: 23098 [2019-12-07 16:24:54,798 INFO L226 Difference]: Without dead ends: 23098 [2019-12-07 16:24:54,798 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 1 SyntacticMatches, 1 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:54,890 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 23098 states. [2019-12-07 16:24:55,074 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 23098 to 22624. [2019-12-07 16:24:55,074 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 22624 states. [2019-12-07 16:24:55,109 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 22624 states to 22624 states and 69000 transitions. [2019-12-07 16:24:55,109 INFO L78 Accepts]: Start accepts. Automaton has 22624 states and 69000 transitions. Word has length 40 [2019-12-07 16:24:55,109 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:55,109 INFO L462 AbstractCegarLoop]: Abstraction has 22624 states and 69000 transitions. [2019-12-07 16:24:55,109 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 16:24:55,109 INFO L276 IsEmpty]: Start isEmpty. Operand 22624 states and 69000 transitions. [2019-12-07 16:24:55,133 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 42 [2019-12-07 16:24:55,133 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:55,134 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:55,134 INFO L410 AbstractCegarLoop]: === Iteration 15 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:55,134 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:55,134 INFO L82 PathProgramCache]: Analyzing trace with hash -448595313, now seen corresponding path program 1 times [2019-12-07 16:24:55,134 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:55,134 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1443365459] [2019-12-07 16:24:55,134 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:55,153 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:55,178 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:55,178 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1443365459] [2019-12-07 16:24:55,178 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:55,178 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2019-12-07 16:24:55,179 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [256103225] [2019-12-07 16:24:55,179 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2019-12-07 16:24:55,179 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:55,179 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2019-12-07 16:24:55,179 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=10, Invalid=10, Unknown=0, NotChecked=0, Total=20 [2019-12-07 16:24:55,179 INFO L87 Difference]: Start difference. First operand 22624 states and 69000 transitions. Second operand 5 states. [2019-12-07 16:24:55,249 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:55,249 INFO L93 Difference]: Finished difference Result 21011 states and 65382 transitions. [2019-12-07 16:24:55,249 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2019-12-07 16:24:55,249 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 41 [2019-12-07 16:24:55,249 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:55,273 INFO L225 Difference]: With dead ends: 21011 [2019-12-07 16:24:55,273 INFO L226 Difference]: Without dead ends: 21011 [2019-12-07 16:24:55,273 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=10, Invalid=10, Unknown=0, NotChecked=0, Total=20 [2019-12-07 16:24:55,365 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 21011 states. [2019-12-07 16:24:55,570 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 21011 to 19292. [2019-12-07 16:24:55,570 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 19292 states. [2019-12-07 16:24:55,597 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 19292 states to 19292 states and 60243 transitions. [2019-12-07 16:24:55,598 INFO L78 Accepts]: Start accepts. Automaton has 19292 states and 60243 transitions. Word has length 41 [2019-12-07 16:24:55,598 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:55,598 INFO L462 AbstractCegarLoop]: Abstraction has 19292 states and 60243 transitions. [2019-12-07 16:24:55,598 INFO L463 AbstractCegarLoop]: Interpolant automaton has 5 states. [2019-12-07 16:24:55,598 INFO L276 IsEmpty]: Start isEmpty. Operand 19292 states and 60243 transitions. [2019-12-07 16:24:55,613 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 67 [2019-12-07 16:24:55,613 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:55,613 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:55,613 INFO L410 AbstractCegarLoop]: === Iteration 16 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:55,613 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:55,613 INFO L82 PathProgramCache]: Analyzing trace with hash 1623524162, now seen corresponding path program 1 times [2019-12-07 16:24:55,613 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:55,613 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [2130017954] [2019-12-07 16:24:55,614 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:55,625 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:55,656 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:55,657 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [2130017954] [2019-12-07 16:24:55,657 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:55,657 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 16:24:55,657 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1977732624] [2019-12-07 16:24:55,657 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 16:24:55,658 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:55,658 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 16:24:55,658 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:55,658 INFO L87 Difference]: Start difference. First operand 19292 states and 60243 transitions. Second operand 3 states. [2019-12-07 16:24:55,742 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:55,742 INFO L93 Difference]: Finished difference Result 22783 states and 70875 transitions. [2019-12-07 16:24:55,743 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 16:24:55,743 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 66 [2019-12-07 16:24:55,743 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:55,767 INFO L225 Difference]: With dead ends: 22783 [2019-12-07 16:24:55,768 INFO L226 Difference]: Without dead ends: 22783 [2019-12-07 16:24:55,768 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 2 SyntacticMatches, 1 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 16:24:55,860 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 22783 states. [2019-12-07 16:24:56,053 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 22783 to 19325. [2019-12-07 16:24:56,053 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 19325 states. [2019-12-07 16:24:56,084 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 19325 states to 19325 states and 60376 transitions. [2019-12-07 16:24:56,084 INFO L78 Accepts]: Start accepts. Automaton has 19325 states and 60376 transitions. Word has length 66 [2019-12-07 16:24:56,084 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:56,084 INFO L462 AbstractCegarLoop]: Abstraction has 19325 states and 60376 transitions. [2019-12-07 16:24:56,084 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 16:24:56,084 INFO L276 IsEmpty]: Start isEmpty. Operand 19325 states and 60376 transitions. [2019-12-07 16:24:56,100 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:24:56,100 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:56,100 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:56,100 INFO L410 AbstractCegarLoop]: === Iteration 17 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:56,100 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:56,100 INFO L82 PathProgramCache]: Analyzing trace with hash 600429612, now seen corresponding path program 1 times [2019-12-07 16:24:56,101 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:56,101 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1569859677] [2019-12-07 16:24:56,101 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:56,111 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:56,143 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:56,144 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1569859677] [2019-12-07 16:24:56,144 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:56,144 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2019-12-07 16:24:56,144 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [639284524] [2019-12-07 16:24:56,144 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2019-12-07 16:24:56,144 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:56,144 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2019-12-07 16:24:56,145 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2019-12-07 16:24:56,145 INFO L87 Difference]: Start difference. First operand 19325 states and 60376 transitions. Second operand 4 states. [2019-12-07 16:24:56,243 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:56,243 INFO L93 Difference]: Finished difference Result 22639 states and 70348 transitions. [2019-12-07 16:24:56,244 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2019-12-07 16:24:56,244 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 67 [2019-12-07 16:24:56,244 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:56,268 INFO L225 Difference]: With dead ends: 22639 [2019-12-07 16:24:56,268 INFO L226 Difference]: Without dead ends: 22639 [2019-12-07 16:24:56,268 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 7 GetRequests, 2 SyntacticMatches, 2 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2019-12-07 16:24:56,361 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 22639 states. [2019-12-07 16:24:56,551 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 22639 to 18887. [2019-12-07 16:24:56,552 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 18887 states. [2019-12-07 16:24:56,582 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 18887 states to 18887 states and 59038 transitions. [2019-12-07 16:24:56,583 INFO L78 Accepts]: Start accepts. Automaton has 18887 states and 59038 transitions. Word has length 67 [2019-12-07 16:24:56,583 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:56,583 INFO L462 AbstractCegarLoop]: Abstraction has 18887 states and 59038 transitions. [2019-12-07 16:24:56,583 INFO L463 AbstractCegarLoop]: Interpolant automaton has 4 states. [2019-12-07 16:24:56,583 INFO L276 IsEmpty]: Start isEmpty. Operand 18887 states and 59038 transitions. [2019-12-07 16:24:56,598 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:24:56,599 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:56,599 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:56,599 INFO L410 AbstractCegarLoop]: === Iteration 18 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:56,599 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:56,599 INFO L82 PathProgramCache]: Analyzing trace with hash 384042528, now seen corresponding path program 1 times [2019-12-07 16:24:56,599 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:56,599 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1233908995] [2019-12-07 16:24:56,599 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:56,616 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:56,719 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:56,719 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1233908995] [2019-12-07 16:24:56,719 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:56,719 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [8] imperfect sequences [] total 8 [2019-12-07 16:24:56,719 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [828562606] [2019-12-07 16:24:56,720 INFO L442 AbstractCegarLoop]: Interpolant automaton has 10 states [2019-12-07 16:24:56,720 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:56,720 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 10 interpolants. [2019-12-07 16:24:56,720 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=18, Invalid=72, Unknown=0, NotChecked=0, Total=90 [2019-12-07 16:24:56,720 INFO L87 Difference]: Start difference. First operand 18887 states and 59038 transitions. Second operand 10 states. [2019-12-07 16:24:57,880 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:57,880 INFO L93 Difference]: Finished difference Result 42684 states and 133204 transitions. [2019-12-07 16:24:57,880 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 27 states. [2019-12-07 16:24:57,880 INFO L78 Accepts]: Start accepts. Automaton has 10 states. Word has length 67 [2019-12-07 16:24:57,880 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:57,916 INFO L225 Difference]: With dead ends: 42684 [2019-12-07 16:24:57,916 INFO L226 Difference]: Without dead ends: 29438 [2019-12-07 16:24:57,916 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 26 GetRequests, 0 SyntacticMatches, 1 SemanticMatches, 25 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 121 ImplicationChecksByTransitivity, 0.1s TimeCoverageRelationStatistics Valid=140, Invalid=562, Unknown=0, NotChecked=0, Total=702 [2019-12-07 16:24:58,028 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 29438 states. [2019-12-07 16:24:58,266 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 29438 to 22203. [2019-12-07 16:24:58,266 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 22203 states. [2019-12-07 16:24:58,302 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 22203 states to 22203 states and 68929 transitions. [2019-12-07 16:24:58,302 INFO L78 Accepts]: Start accepts. Automaton has 22203 states and 68929 transitions. Word has length 67 [2019-12-07 16:24:58,302 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:24:58,303 INFO L462 AbstractCegarLoop]: Abstraction has 22203 states and 68929 transitions. [2019-12-07 16:24:58,303 INFO L463 AbstractCegarLoop]: Interpolant automaton has 10 states. [2019-12-07 16:24:58,303 INFO L276 IsEmpty]: Start isEmpty. Operand 22203 states and 68929 transitions. [2019-12-07 16:24:58,363 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:24:58,363 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:24:58,363 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:24:58,363 INFO L410 AbstractCegarLoop]: === Iteration 19 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:24:58,364 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:24:58,364 INFO L82 PathProgramCache]: Analyzing trace with hash 1908292690, now seen corresponding path program 2 times [2019-12-07 16:24:58,364 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:24:58,364 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1382233785] [2019-12-07 16:24:58,364 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:24:58,376 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:24:58,523 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:24:58,524 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1382233785] [2019-12-07 16:24:58,524 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:24:58,524 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [8] imperfect sequences [] total 8 [2019-12-07 16:24:58,524 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1671440187] [2019-12-07 16:24:58,524 INFO L442 AbstractCegarLoop]: Interpolant automaton has 10 states [2019-12-07 16:24:58,525 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:24:58,525 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 10 interpolants. [2019-12-07 16:24:58,525 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=19, Invalid=71, Unknown=0, NotChecked=0, Total=90 [2019-12-07 16:24:58,525 INFO L87 Difference]: Start difference. First operand 22203 states and 68929 transitions. Second operand 10 states. [2019-12-07 16:24:59,396 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:24:59,396 INFO L93 Difference]: Finished difference Result 57187 states and 178147 transitions. [2019-12-07 16:24:59,396 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 31 states. [2019-12-07 16:24:59,396 INFO L78 Accepts]: Start accepts. Automaton has 10 states. Word has length 67 [2019-12-07 16:24:59,396 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:24:59,465 INFO L225 Difference]: With dead ends: 57187 [2019-12-07 16:24:59,466 INFO L226 Difference]: Without dead ends: 51156 [2019-12-07 16:24:59,466 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 31 GetRequests, 0 SyntacticMatches, 1 SemanticMatches, 30 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 221 ImplicationChecksByTransitivity, 0.3s TimeCoverageRelationStatistics Valid=216, Invalid=776, Unknown=0, NotChecked=0, Total=992 [2019-12-07 16:24:59,636 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 51156 states. [2019-12-07 16:25:00,033 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 51156 to 28874. [2019-12-07 16:25:00,033 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 28874 states. [2019-12-07 16:25:00,084 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 28874 states to 28874 states and 90318 transitions. [2019-12-07 16:25:00,084 INFO L78 Accepts]: Start accepts. Automaton has 28874 states and 90318 transitions. Word has length 67 [2019-12-07 16:25:00,084 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:25:00,084 INFO L462 AbstractCegarLoop]: Abstraction has 28874 states and 90318 transitions. [2019-12-07 16:25:00,084 INFO L463 AbstractCegarLoop]: Interpolant automaton has 10 states. [2019-12-07 16:25:00,085 INFO L276 IsEmpty]: Start isEmpty. Operand 28874 states and 90318 transitions. [2019-12-07 16:25:00,113 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:25:00,113 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:25:00,113 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:25:00,113 INFO L410 AbstractCegarLoop]: === Iteration 20 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:25:00,113 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:25:00,114 INFO L82 PathProgramCache]: Analyzing trace with hash 1657509328, now seen corresponding path program 3 times [2019-12-07 16:25:00,114 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:25:00,114 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1742452744] [2019-12-07 16:25:00,114 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:25:00,125 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:25:00,221 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:25:00,222 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1742452744] [2019-12-07 16:25:00,222 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:25:00,222 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [8] imperfect sequences [] total 8 [2019-12-07 16:25:00,222 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [27944913] [2019-12-07 16:25:00,222 INFO L442 AbstractCegarLoop]: Interpolant automaton has 10 states [2019-12-07 16:25:00,222 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:25:00,222 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 10 interpolants. [2019-12-07 16:25:00,223 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=19, Invalid=71, Unknown=0, NotChecked=0, Total=90 [2019-12-07 16:25:00,223 INFO L87 Difference]: Start difference. First operand 28874 states and 90318 transitions. Second operand 10 states. [2019-12-07 16:25:00,865 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:25:00,865 INFO L93 Difference]: Finished difference Result 50641 states and 157242 transitions. [2019-12-07 16:25:00,865 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 25 states. [2019-12-07 16:25:00,865 INFO L78 Accepts]: Start accepts. Automaton has 10 states. Word has length 67 [2019-12-07 16:25:00,865 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:25:00,915 INFO L225 Difference]: With dead ends: 50641 [2019-12-07 16:25:00,915 INFO L226 Difference]: Without dead ends: 40155 [2019-12-07 16:25:00,915 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 25 GetRequests, 0 SyntacticMatches, 1 SemanticMatches, 24 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 122 ImplicationChecksByTransitivity, 0.1s TimeCoverageRelationStatistics Valid=137, Invalid=513, Unknown=0, NotChecked=0, Total=650 [2019-12-07 16:25:01,054 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 40155 states. [2019-12-07 16:25:01,343 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 40155 to 22862. [2019-12-07 16:25:01,343 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 22862 states. [2019-12-07 16:25:01,381 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 22862 states to 22862 states and 70496 transitions. [2019-12-07 16:25:01,381 INFO L78 Accepts]: Start accepts. Automaton has 22862 states and 70496 transitions. Word has length 67 [2019-12-07 16:25:01,381 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:25:01,381 INFO L462 AbstractCegarLoop]: Abstraction has 22862 states and 70496 transitions. [2019-12-07 16:25:01,381 INFO L463 AbstractCegarLoop]: Interpolant automaton has 10 states. [2019-12-07 16:25:01,381 INFO L276 IsEmpty]: Start isEmpty. Operand 22862 states and 70496 transitions. [2019-12-07 16:25:01,400 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:25:01,400 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:25:01,400 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:25:01,400 INFO L410 AbstractCegarLoop]: === Iteration 21 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:25:01,401 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:25:01,401 INFO L82 PathProgramCache]: Analyzing trace with hash 993635084, now seen corresponding path program 4 times [2019-12-07 16:25:01,401 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:25:01,401 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [931890265] [2019-12-07 16:25:01,401 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:25:01,411 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:25:01,580 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:25:01,580 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [931890265] [2019-12-07 16:25:01,580 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:25:01,580 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [9] imperfect sequences [] total 9 [2019-12-07 16:25:01,580 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [389077857] [2019-12-07 16:25:01,580 INFO L442 AbstractCegarLoop]: Interpolant automaton has 11 states [2019-12-07 16:25:01,580 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:25:01,581 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 11 interpolants. [2019-12-07 16:25:01,581 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=21, Invalid=89, Unknown=0, NotChecked=0, Total=110 [2019-12-07 16:25:01,581 INFO L87 Difference]: Start difference. First operand 22862 states and 70496 transitions. Second operand 11 states. [2019-12-07 16:25:03,638 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:25:03,639 INFO L93 Difference]: Finished difference Result 35198 states and 108342 transitions. [2019-12-07 16:25:03,639 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 20 states. [2019-12-07 16:25:03,639 INFO L78 Accepts]: Start accepts. Automaton has 11 states. Word has length 67 [2019-12-07 16:25:03,640 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:25:03,688 INFO L225 Difference]: With dead ends: 35198 [2019-12-07 16:25:03,689 INFO L226 Difference]: Without dead ends: 31214 [2019-12-07 16:25:03,689 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 20 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 19 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 46 ImplicationChecksByTransitivity, 0.2s TimeCoverageRelationStatistics Valid=79, Invalid=341, Unknown=0, NotChecked=0, Total=420 [2019-12-07 16:25:03,817 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 31214 states. [2019-12-07 16:25:04,075 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 31214 to 22740. [2019-12-07 16:25:04,075 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 22740 states. [2019-12-07 16:25:04,114 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 22740 states to 22740 states and 70093 transitions. [2019-12-07 16:25:04,115 INFO L78 Accepts]: Start accepts. Automaton has 22740 states and 70093 transitions. Word has length 67 [2019-12-07 16:25:04,115 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:25:04,115 INFO L462 AbstractCegarLoop]: Abstraction has 22740 states and 70093 transitions. [2019-12-07 16:25:04,115 INFO L463 AbstractCegarLoop]: Interpolant automaton has 11 states. [2019-12-07 16:25:04,115 INFO L276 IsEmpty]: Start isEmpty. Operand 22740 states and 70093 transitions. [2019-12-07 16:25:04,136 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:25:04,136 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:25:04,136 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:25:04,136 INFO L410 AbstractCegarLoop]: === Iteration 22 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:25:04,136 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:25:04,136 INFO L82 PathProgramCache]: Analyzing trace with hash 397917466, now seen corresponding path program 5 times [2019-12-07 16:25:04,136 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:25:04,136 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1042248277] [2019-12-07 16:25:04,137 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:25:04,147 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:25:04,272 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:25:04,272 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1042248277] [2019-12-07 16:25:04,272 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:25:04,273 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [9] imperfect sequences [] total 9 [2019-12-07 16:25:04,273 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [17841196] [2019-12-07 16:25:04,273 INFO L442 AbstractCegarLoop]: Interpolant automaton has 11 states [2019-12-07 16:25:04,273 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:25:04,273 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 11 interpolants. [2019-12-07 16:25:04,273 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=21, Invalid=89, Unknown=0, NotChecked=0, Total=110 [2019-12-07 16:25:04,273 INFO L87 Difference]: Start difference. First operand 22740 states and 70093 transitions. Second operand 11 states. [2019-12-07 16:25:05,179 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:25:05,179 INFO L93 Difference]: Finished difference Result 47414 states and 146080 transitions. [2019-12-07 16:25:05,180 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 33 states. [2019-12-07 16:25:05,180 INFO L78 Accepts]: Start accepts. Automaton has 11 states. Word has length 67 [2019-12-07 16:25:05,180 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:25:05,229 INFO L225 Difference]: With dead ends: 47414 [2019-12-07 16:25:05,229 INFO L226 Difference]: Without dead ends: 41606 [2019-12-07 16:25:05,230 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 35 GetRequests, 1 SyntacticMatches, 1 SemanticMatches, 33 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 267 ImplicationChecksByTransitivity, 0.2s TimeCoverageRelationStatistics Valid=236, Invalid=954, Unknown=0, NotChecked=0, Total=1190 [2019-12-07 16:25:05,375 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 41606 states. [2019-12-07 16:25:05,731 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 41606 to 26098. [2019-12-07 16:25:05,731 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 26098 states. [2019-12-07 16:25:05,778 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 26098 states to 26098 states and 80758 transitions. [2019-12-07 16:25:05,778 INFO L78 Accepts]: Start accepts. Automaton has 26098 states and 80758 transitions. Word has length 67 [2019-12-07 16:25:05,778 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:25:05,778 INFO L462 AbstractCegarLoop]: Abstraction has 26098 states and 80758 transitions. [2019-12-07 16:25:05,778 INFO L463 AbstractCegarLoop]: Interpolant automaton has 11 states. [2019-12-07 16:25:05,778 INFO L276 IsEmpty]: Start isEmpty. Operand 26098 states and 80758 transitions. [2019-12-07 16:25:05,804 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:25:05,804 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:25:05,805 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:25:05,805 INFO L410 AbstractCegarLoop]: === Iteration 23 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:25:05,805 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:25:05,805 INFO L82 PathProgramCache]: Analyzing trace with hash 147134104, now seen corresponding path program 6 times [2019-12-07 16:25:05,805 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:25:05,805 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [430695507] [2019-12-07 16:25:05,805 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:25:05,817 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:25:06,248 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:25:06,248 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [430695507] [2019-12-07 16:25:06,248 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:25:06,248 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [16] imperfect sequences [] total 16 [2019-12-07 16:25:06,249 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1109251316] [2019-12-07 16:25:06,249 INFO L442 AbstractCegarLoop]: Interpolant automaton has 18 states [2019-12-07 16:25:06,249 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:25:06,249 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 18 interpolants. [2019-12-07 16:25:06,249 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=41, Invalid=265, Unknown=0, NotChecked=0, Total=306 [2019-12-07 16:25:06,249 INFO L87 Difference]: Start difference. First operand 26098 states and 80758 transitions. Second operand 18 states. [2019-12-07 16:25:12,204 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:25:12,205 INFO L93 Difference]: Finished difference Result 44038 states and 134637 transitions. [2019-12-07 16:25:12,205 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 55 states. [2019-12-07 16:25:12,205 INFO L78 Accepts]: Start accepts. Automaton has 18 states. Word has length 67 [2019-12-07 16:25:12,206 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:25:12,269 INFO L225 Difference]: With dead ends: 44038 [2019-12-07 16:25:12,269 INFO L226 Difference]: Without dead ends: 42869 [2019-12-07 16:25:12,270 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 66 GetRequests, 2 SyntacticMatches, 4 SemanticMatches, 60 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 958 ImplicationChecksByTransitivity, 1.5s TimeCoverageRelationStatistics Valid=495, Invalid=3287, Unknown=0, NotChecked=0, Total=3782 [2019-12-07 16:25:12,418 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 42869 states. [2019-12-07 16:25:12,763 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 42869 to 27322. [2019-12-07 16:25:12,764 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 27322 states. [2019-12-07 16:25:12,813 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 27322 states to 27322 states and 84219 transitions. [2019-12-07 16:25:12,813 INFO L78 Accepts]: Start accepts. Automaton has 27322 states and 84219 transitions. Word has length 67 [2019-12-07 16:25:12,813 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:25:12,813 INFO L462 AbstractCegarLoop]: Abstraction has 27322 states and 84219 transitions. [2019-12-07 16:25:12,813 INFO L463 AbstractCegarLoop]: Interpolant automaton has 18 states. [2019-12-07 16:25:12,813 INFO L276 IsEmpty]: Start isEmpty. Operand 27322 states and 84219 transitions. [2019-12-07 16:25:12,840 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:25:12,840 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:25:12,841 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:25:12,841 INFO L410 AbstractCegarLoop]: === Iteration 24 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:25:12,841 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:25:12,841 INFO L82 PathProgramCache]: Analyzing trace with hash 378599730, now seen corresponding path program 7 times [2019-12-07 16:25:12,841 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:25:12,842 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1841799850] [2019-12-07 16:25:12,842 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:25:12,857 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:25:12,973 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:25:12,973 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1841799850] [2019-12-07 16:25:12,973 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:25:12,973 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [9] imperfect sequences [] total 9 [2019-12-07 16:25:12,974 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [273979038] [2019-12-07 16:25:12,974 INFO L442 AbstractCegarLoop]: Interpolant automaton has 11 states [2019-12-07 16:25:12,974 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:25:12,974 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 11 interpolants. [2019-12-07 16:25:12,974 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=21, Invalid=89, Unknown=0, NotChecked=0, Total=110 [2019-12-07 16:25:12,974 INFO L87 Difference]: Start difference. First operand 27322 states and 84219 transitions. Second operand 11 states. [2019-12-07 16:25:13,579 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:25:13,579 INFO L93 Difference]: Finished difference Result 43463 states and 133526 transitions. [2019-12-07 16:25:13,579 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 23 states. [2019-12-07 16:25:13,579 INFO L78 Accepts]: Start accepts. Automaton has 11 states. Word has length 67 [2019-12-07 16:25:13,579 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:25:13,624 INFO L225 Difference]: With dead ends: 43463 [2019-12-07 16:25:13,624 INFO L226 Difference]: Without dead ends: 37902 [2019-12-07 16:25:13,624 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 25 GetRequests, 1 SyntacticMatches, 1 SemanticMatches, 23 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 98 ImplicationChecksByTransitivity, 0.1s TimeCoverageRelationStatistics Valid=122, Invalid=478, Unknown=0, NotChecked=0, Total=600 [2019-12-07 16:25:13,758 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 37902 states. [2019-12-07 16:25:14,033 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 37902 to 22330. [2019-12-07 16:25:14,033 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 22330 states. [2019-12-07 16:25:14,070 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 22330 states to 22330 states and 68963 transitions. [2019-12-07 16:25:14,070 INFO L78 Accepts]: Start accepts. Automaton has 22330 states and 68963 transitions. Word has length 67 [2019-12-07 16:25:14,070 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:25:14,070 INFO L462 AbstractCegarLoop]: Abstraction has 22330 states and 68963 transitions. [2019-12-07 16:25:14,071 INFO L463 AbstractCegarLoop]: Interpolant automaton has 11 states. [2019-12-07 16:25:14,071 INFO L276 IsEmpty]: Start isEmpty. Operand 22330 states and 68963 transitions. [2019-12-07 16:25:14,089 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:25:14,089 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:25:14,089 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:25:14,089 INFO L410 AbstractCegarLoop]: === Iteration 25 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:25:14,089 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:25:14,089 INFO L82 PathProgramCache]: Analyzing trace with hash -300630794, now seen corresponding path program 8 times [2019-12-07 16:25:14,089 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:25:14,090 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1408244493] [2019-12-07 16:25:14,090 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:25:14,099 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 16:25:14,198 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 16:25:14,198 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1408244493] [2019-12-07 16:25:14,198 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 16:25:14,198 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [10] imperfect sequences [] total 10 [2019-12-07 16:25:14,198 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1841003808] [2019-12-07 16:25:14,199 INFO L442 AbstractCegarLoop]: Interpolant automaton has 12 states [2019-12-07 16:25:14,199 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 16:25:14,199 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 12 interpolants. [2019-12-07 16:25:14,199 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=24, Invalid=108, Unknown=0, NotChecked=0, Total=132 [2019-12-07 16:25:14,199 INFO L87 Difference]: Start difference. First operand 22330 states and 68963 transitions. Second operand 12 states. [2019-12-07 16:25:14,860 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 16:25:14,860 INFO L93 Difference]: Finished difference Result 38489 states and 118304 transitions. [2019-12-07 16:25:14,861 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 24 states. [2019-12-07 16:25:14,861 INFO L78 Accepts]: Start accepts. Automaton has 12 states. Word has length 67 [2019-12-07 16:25:14,861 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 16:25:14,904 INFO L225 Difference]: With dead ends: 38489 [2019-12-07 16:25:14,905 INFO L226 Difference]: Without dead ends: 37334 [2019-12-07 16:25:14,905 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 26 GetRequests, 0 SyntacticMatches, 1 SemanticMatches, 25 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 116 ImplicationChecksByTransitivity, 0.1s TimeCoverageRelationStatistics Valid=133, Invalid=569, Unknown=0, NotChecked=0, Total=702 [2019-12-07 16:25:15,038 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 37334 states. [2019-12-07 16:25:15,304 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 37334 to 21606. [2019-12-07 16:25:15,305 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 21606 states. [2019-12-07 16:25:15,340 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 21606 states to 21606 states and 66989 transitions. [2019-12-07 16:25:15,340 INFO L78 Accepts]: Start accepts. Automaton has 21606 states and 66989 transitions. Word has length 67 [2019-12-07 16:25:15,340 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 16:25:15,340 INFO L462 AbstractCegarLoop]: Abstraction has 21606 states and 66989 transitions. [2019-12-07 16:25:15,340 INFO L463 AbstractCegarLoop]: Interpolant automaton has 12 states. [2019-12-07 16:25:15,340 INFO L276 IsEmpty]: Start isEmpty. Operand 21606 states and 66989 transitions. [2019-12-07 16:25:15,358 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 68 [2019-12-07 16:25:15,358 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 16:25:15,358 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 16:25:15,358 INFO L410 AbstractCegarLoop]: === Iteration 26 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr2INUSE_VIOLATION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 16:25:15,358 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 16:25:15,358 INFO L82 PathProgramCache]: Analyzing trace with hash -1154306208, now seen corresponding path program 9 times [2019-12-07 16:25:15,358 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 16:25:15,358 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [2023403810] [2019-12-07 16:25:15,359 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 16:25:15,375 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2019-12-07 16:25:15,393 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2019-12-07 16:25:15,427 INFO L174 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2019-12-07 16:25:15,428 INFO L475 BasicCegarLoop]: Counterexample might be feasible [2019-12-07 16:25:15,430 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [895] [895] ULTIMATE.startENTRY-->L822: Formula: (let ((.cse0 (store |v_#valid_62| 0 0))) (and (= 0 (select .cse0 |v_ULTIMATE.start_main_~#t1570~0.base_23|)) (= 0 v_~z$flush_delayed~0_27) (= 0 v_~x~0_129) (= 0 v_~__unbuffered_p1_EAX~0_44) (= v_~weak$$choice2~0_125 0) (= v_~z$read_delayed_var~0.offset_6 0) (= v_~z$r_buff0_thd1~0_274 0) (= |v_#NULL.offset_7| 0) (= (store |v_#memory_int_18| |v_ULTIMATE.start_main_~#t1570~0.base_23| (store (select |v_#memory_int_18| |v_ULTIMATE.start_main_~#t1570~0.base_23|) |v_ULTIMATE.start_main_~#t1570~0.offset_17| 0)) |v_#memory_int_17|) (= v_~z$mem_tmp~0_16 0) (= v_~z$r_buff1_thd0~0_203 0) (= v_~main$tmp_guard1~0_48 0) (= 0 |v_ULTIMATE.start_main_~#t1570~0.offset_17|) (= 0 v_~z$r_buff0_thd3~0_416) (= v_~z$w_buff1_used~0_618 0) (< 0 |v_#StackHeapBarrier_17|) (= |v_#length_21| (store |v_#length_22| |v_ULTIMATE.start_main_~#t1570~0.base_23| 4)) (= 0 v_~__unbuffered_p2_EAX~0_39) (= v_~z$r_buff0_thd0~0_208 0) (= v_~z$read_delayed_var~0.base_6 0) (= v_~z$w_buff1~0_350 0) (= v_~z$w_buff0_used~0_900 0) (= 0 v_~__unbuffered_p0_EAX~0_137) (= v_~z$read_delayed~0_7 0) (= v_~z$r_buff1_thd2~0_170 0) (= 0 |v_#NULL.base_7|) (= 0 v_~z$r_buff1_thd3~0_300) (= v_~z$r_buff1_thd1~0_166 0) (= v_~z$w_buff0~0_454 0) (= 0 v_~weak$$choice0~0_13) (= v_~z~0_160 0) (= v_~main$tmp_guard0~0_24 0) (= 0 v_~__unbuffered_cnt~0_97) (= v_~z$r_buff0_thd2~0_191 0) (= v_~y~0_31 0) (= |v_#valid_60| (store .cse0 |v_ULTIMATE.start_main_~#t1570~0.base_23| 1)) (< |v_#StackHeapBarrier_17| |v_ULTIMATE.start_main_~#t1570~0.base_23|))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_17|, #valid=|v_#valid_62|, #memory_int=|v_#memory_int_18|, #length=|v_#length_22|} OutVars{~z$r_buff1_thd2~0=v_~z$r_buff1_thd2~0_170, ULTIMATE.start_main_#t~ite47=|v_ULTIMATE.start_main_#t~ite47_29|, #NULL.offset=|v_#NULL.offset_7|, ULTIMATE.start_main_#t~ite49=|v_ULTIMATE.start_main_#t~ite49_69|, ULTIMATE.start_main_#t~ite50=|v_ULTIMATE.start_main_#t~ite50_175|, ULTIMATE.start_main_#t~ite52=|v_ULTIMATE.start_main_#t~ite52_81|, ~z$r_buff0_thd0~0=v_~z$r_buff0_thd0~0_208, ~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_137, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_44, #length=|v_#length_21|, ULTIMATE.start_main_~#t1571~0.base=|v_ULTIMATE.start_main_~#t1571~0.base_19|, ~__unbuffered_p2_EAX~0=v_~__unbuffered_p2_EAX~0_39, ~z$mem_tmp~0=v_~z$mem_tmp~0_16, ULTIMATE.start_main_#t~nondet45=|v_ULTIMATE.start_main_#t~nondet45_7|, ~z$w_buff1_used~0=v_~z$w_buff1_used~0_618, ~z$flush_delayed~0=v_~z$flush_delayed~0_27, ULTIMATE.start_main_~#t1572~0.base=|v_ULTIMATE.start_main_~#t1572~0.base_17|, ~weak$$choice0~0=v_~weak$$choice0~0_13, #StackHeapBarrier=|v_#StackHeapBarrier_17|, ~z$r_buff1_thd1~0=v_~z$r_buff1_thd1~0_166, ~z$read_delayed_var~0.base=v_~z$read_delayed_var~0.base_6, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_416, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_97, ~x~0=v_~x~0_129, ULTIMATE.start_main_~#t1570~0.offset=|v_ULTIMATE.start_main_~#t1570~0.offset_17|, ~z$read_delayed~0=v_~z$read_delayed~0_7, ~z$w_buff1~0=v_~z$w_buff1~0_350, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_48, ULTIMATE.start_main_#t~ite48=|v_ULTIMATE.start_main_#t~ite48_37|, ~z$read_delayed_var~0.offset=v_~z$read_delayed_var~0.offset_6, ULTIMATE.start_main_#t~ite51=|v_ULTIMATE.start_main_#t~ite51_52|, ~z$r_buff1_thd0~0=v_~z$r_buff1_thd0~0_203, ~y~0=v_~y~0_31, ~z$r_buff0_thd2~0=v_~z$r_buff0_thd2~0_191, ULTIMATE.start_main_#t~nondet46=|v_ULTIMATE.start_main_#t~nondet46_21|, ~z$w_buff0_used~0=v_~z$w_buff0_used~0_900, ~z$w_buff0~0=v_~z$w_buff0~0_454, ULTIMATE.start_main_#t~nondet44=|v_ULTIMATE.start_main_#t~nondet44_8|, ~z$r_buff1_thd3~0=v_~z$r_buff1_thd3~0_300, ULTIMATE.start_main_~#t1572~0.offset=|v_ULTIMATE.start_main_~#t1572~0.offset_14|, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_24, #NULL.base=|v_#NULL.base_7|, ULTIMATE.start_main_~#t1570~0.base=|v_ULTIMATE.start_main_~#t1570~0.base_23|, ULTIMATE.start_main_#res=|v_ULTIMATE.start_main_#res_22|, #valid=|v_#valid_60|, #memory_int=|v_#memory_int_17|, ~z~0=v_~z~0_160, ~weak$$choice2~0=v_~weak$$choice2~0_125, ~z$r_buff0_thd1~0=v_~z$r_buff0_thd1~0_274, ULTIMATE.start_main_~#t1571~0.offset=|v_ULTIMATE.start_main_~#t1571~0.offset_12|} AuxVars[] AssignedVars[~z$r_buff1_thd2~0, ULTIMATE.start_main_#t~ite47, #NULL.offset, ULTIMATE.start_main_#t~ite49, ULTIMATE.start_main_#t~ite50, ULTIMATE.start_main_#t~ite52, ~z$r_buff0_thd0~0, ~__unbuffered_p0_EAX~0, ~__unbuffered_p1_EAX~0, #length, ULTIMATE.start_main_~#t1571~0.base, ~__unbuffered_p2_EAX~0, ~z$mem_tmp~0, ULTIMATE.start_main_#t~nondet45, ~z$w_buff1_used~0, ~z$flush_delayed~0, ULTIMATE.start_main_~#t1572~0.base, ~weak$$choice0~0, ~z$r_buff1_thd1~0, ~z$read_delayed_var~0.base, ~z$r_buff0_thd3~0, ~__unbuffered_cnt~0, ~x~0, ULTIMATE.start_main_~#t1570~0.offset, ~z$read_delayed~0, ~z$w_buff1~0, ~main$tmp_guard1~0, ULTIMATE.start_main_#t~ite48, ~z$read_delayed_var~0.offset, ULTIMATE.start_main_#t~ite51, ~z$r_buff1_thd0~0, ~y~0, ~z$r_buff0_thd2~0, ULTIMATE.start_main_#t~nondet46, ~z$w_buff0_used~0, ~z$w_buff0~0, ULTIMATE.start_main_#t~nondet44, ~z$r_buff1_thd3~0, ULTIMATE.start_main_~#t1572~0.offset, ~main$tmp_guard0~0, #NULL.base, ULTIMATE.start_main_~#t1570~0.base, ULTIMATE.start_main_#res, #valid, #memory_int, ~z~0, ~weak$$choice2~0, ~z$r_buff0_thd1~0, ULTIMATE.start_main_~#t1571~0.offset] because there is no mapped edge [2019-12-07 16:25:15,431 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [874] [874] L822-1-->L824: Formula: (and (= (select |v_#valid_39| |v_ULTIMATE.start_main_~#t1571~0.base_11|) 0) (= (store |v_#memory_int_14| |v_ULTIMATE.start_main_~#t1571~0.base_11| (store (select |v_#memory_int_14| |v_ULTIMATE.start_main_~#t1571~0.base_11|) |v_ULTIMATE.start_main_~#t1571~0.offset_9| 1)) |v_#memory_int_13|) (= |v_ULTIMATE.start_main_~#t1571~0.offset_9| 0) (< |v_#StackHeapBarrier_12| |v_ULTIMATE.start_main_~#t1571~0.base_11|) (= |v_#length_17| (store |v_#length_18| |v_ULTIMATE.start_main_~#t1571~0.base_11| 4)) (not (= 0 |v_ULTIMATE.start_main_~#t1571~0.base_11|)) (= (store |v_#valid_39| |v_ULTIMATE.start_main_~#t1571~0.base_11| 1) |v_#valid_38|)) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_12|, #valid=|v_#valid_39|, #memory_int=|v_#memory_int_14|, #length=|v_#length_18|} OutVars{#StackHeapBarrier=|v_#StackHeapBarrier_12|, ULTIMATE.start_main_#t~nondet44=|v_ULTIMATE.start_main_#t~nondet44_6|, #valid=|v_#valid_38|, #memory_int=|v_#memory_int_13|, ULTIMATE.start_main_~#t1571~0.base=|v_ULTIMATE.start_main_~#t1571~0.base_11|, #length=|v_#length_17|, ULTIMATE.start_main_~#t1571~0.offset=|v_ULTIMATE.start_main_~#t1571~0.offset_9|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~nondet44, #valid, #memory_int, ULTIMATE.start_main_~#t1571~0.base, #length, ULTIMATE.start_main_~#t1571~0.offset] because there is no mapped edge [2019-12-07 16:25:15,431 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [781] [781] L4-->L746: Formula: (and (= v_~z$r_buff0_thd2~0_29 v_~z$r_buff1_thd2~0_21) (= v_~__unbuffered_p0_EAX~0_8 v_~x~0_8) (= v_~z$r_buff0_thd0~0_28 v_~z$r_buff1_thd0~0_16) (= v_~z$r_buff0_thd1~0_26 1) (not (= v_P0Thread1of1ForFork1___VERIFIER_assert_~expression_18 0)) (= v_~z$r_buff0_thd1~0_27 v_~z$r_buff1_thd1~0_15) (= v_~z$r_buff0_thd3~0_67 v_~z$r_buff1_thd3~0_43)) InVars {~z$r_buff0_thd0~0=v_~z$r_buff0_thd0~0_28, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_67, P0Thread1of1ForFork1___VERIFIER_assert_~expression=v_P0Thread1of1ForFork1___VERIFIER_assert_~expression_18, ~z$r_buff0_thd1~0=v_~z$r_buff0_thd1~0_27, ~x~0=v_~x~0_8, ~z$r_buff0_thd2~0=v_~z$r_buff0_thd2~0_29} OutVars{~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_8, ~z$r_buff0_thd0~0=v_~z$r_buff0_thd0~0_28, ~z$r_buff1_thd3~0=v_~z$r_buff1_thd3~0_43, ~z$r_buff1_thd0~0=v_~z$r_buff1_thd0~0_16, ~z$r_buff1_thd2~0=v_~z$r_buff1_thd2~0_21, ~z$r_buff1_thd1~0=v_~z$r_buff1_thd1~0_15, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_67, P0Thread1of1ForFork1___VERIFIER_assert_~expression=v_P0Thread1of1ForFork1___VERIFIER_assert_~expression_18, ~z$r_buff0_thd1~0=v_~z$r_buff0_thd1~0_26, ~x~0=v_~x~0_8, ~z$r_buff0_thd2~0=v_~z$r_buff0_thd2~0_29} AuxVars[] AssignedVars[~__unbuffered_p0_EAX~0, ~z$r_buff1_thd3~0, ~z$r_buff1_thd0~0, ~z$r_buff1_thd2~0, ~z$r_buff1_thd1~0, ~z$r_buff0_thd1~0] because there is no mapped edge [2019-12-07 16:25:15,432 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [833] [833] L766-2-->L766-4: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff1_thd2~0_In10111743 256))) (.cse1 (= 0 (mod ~z$w_buff1_used~0_In10111743 256)))) (or (and (= |P1Thread1of1ForFork2_#t~ite9_Out10111743| ~z~0_In10111743) (or .cse0 .cse1)) (and (not .cse0) (not .cse1) (= ~z$w_buff1~0_In10111743 |P1Thread1of1ForFork2_#t~ite9_Out10111743|)))) InVars {~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In10111743, ~z$w_buff1_used~0=~z$w_buff1_used~0_In10111743, ~z$w_buff1~0=~z$w_buff1~0_In10111743, ~z~0=~z~0_In10111743} OutVars{P1Thread1of1ForFork2_#t~ite9=|P1Thread1of1ForFork2_#t~ite9_Out10111743|, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In10111743, ~z$w_buff1_used~0=~z$w_buff1_used~0_In10111743, ~z$w_buff1~0=~z$w_buff1~0_In10111743, ~z~0=~z~0_In10111743} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite9] because there is no mapped edge [2019-12-07 16:25:15,432 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [752] [752] L766-4-->L767: Formula: (= v_~z~0_16 |v_P1Thread1of1ForFork2_#t~ite9_6|) InVars {P1Thread1of1ForFork2_#t~ite9=|v_P1Thread1of1ForFork2_#t~ite9_6|} OutVars{P1Thread1of1ForFork2_#t~ite9=|v_P1Thread1of1ForFork2_#t~ite9_5|, P1Thread1of1ForFork2_#t~ite10=|v_P1Thread1of1ForFork2_#t~ite10_5|, ~z~0=v_~z~0_16} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite9, P1Thread1of1ForFork2_#t~ite10, ~z~0] because there is no mapped edge [2019-12-07 16:25:15,433 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [871] [871] L824-1-->L826: Formula: (and (< |v_#StackHeapBarrier_11| |v_ULTIMATE.start_main_~#t1572~0.base_13|) (= (store |v_#memory_int_12| |v_ULTIMATE.start_main_~#t1572~0.base_13| (store (select |v_#memory_int_12| |v_ULTIMATE.start_main_~#t1572~0.base_13|) |v_ULTIMATE.start_main_~#t1572~0.offset_11| 2)) |v_#memory_int_11|) (= (store |v_#valid_37| |v_ULTIMATE.start_main_~#t1572~0.base_13| 1) |v_#valid_36|) (= |v_#length_15| (store |v_#length_16| |v_ULTIMATE.start_main_~#t1572~0.base_13| 4)) (= |v_ULTIMATE.start_main_~#t1572~0.offset_11| 0) (= (select |v_#valid_37| |v_ULTIMATE.start_main_~#t1572~0.base_13|) 0) (not (= |v_ULTIMATE.start_main_~#t1572~0.base_13| 0))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_11|, #valid=|v_#valid_37|, #memory_int=|v_#memory_int_12|, #length=|v_#length_16|} OutVars{#StackHeapBarrier=|v_#StackHeapBarrier_11|, #valid=|v_#valid_36|, ULTIMATE.start_main_#t~nondet45=|v_ULTIMATE.start_main_#t~nondet45_5|, #memory_int=|v_#memory_int_11|, ULTIMATE.start_main_~#t1572~0.offset=|v_ULTIMATE.start_main_~#t1572~0.offset_11|, #length=|v_#length_15|, ULTIMATE.start_main_~#t1572~0.base=|v_ULTIMATE.start_main_~#t1572~0.base_13|} AuxVars[] AssignedVars[#valid, ULTIMATE.start_main_#t~nondet45, #memory_int, ULTIMATE.start_main_~#t1572~0.offset, #length, ULTIMATE.start_main_~#t1572~0.base] because there is no mapped edge [2019-12-07 16:25:15,433 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [841] [841] L767-->L767-2: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff0_thd2~0_In984766544 256))) (.cse1 (= (mod ~z$w_buff0_used~0_In984766544 256) 0))) (or (and (or .cse0 .cse1) (= |P1Thread1of1ForFork2_#t~ite11_Out984766544| ~z$w_buff0_used~0_In984766544)) (and (= |P1Thread1of1ForFork2_#t~ite11_Out984766544| 0) (not .cse0) (not .cse1)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In984766544, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In984766544} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In984766544, P1Thread1of1ForFork2_#t~ite11=|P1Thread1of1ForFork2_#t~ite11_Out984766544|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In984766544} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite11] because there is no mapped edge [2019-12-07 16:25:15,433 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [823] [823] L768-->L768-2: Formula: (let ((.cse1 (= 0 (mod ~z$r_buff1_thd2~0_In1670259436 256))) (.cse0 (= 0 (mod ~z$w_buff1_used~0_In1670259436 256))) (.cse3 (= (mod ~z$r_buff0_thd2~0_In1670259436 256) 0)) (.cse2 (= (mod ~z$w_buff0_used~0_In1670259436 256) 0))) (or (and (or .cse0 .cse1) (or .cse2 .cse3) (= ~z$w_buff1_used~0_In1670259436 |P1Thread1of1ForFork2_#t~ite12_Out1670259436|)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse3) (not .cse2))) (= |P1Thread1of1ForFork2_#t~ite12_Out1670259436| 0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In1670259436, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In1670259436, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1670259436, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In1670259436} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In1670259436, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In1670259436, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1670259436, P1Thread1of1ForFork2_#t~ite12=|P1Thread1of1ForFork2_#t~ite12_Out1670259436|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In1670259436} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite12] because there is no mapped edge [2019-12-07 16:25:15,435 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [842] [842] L769-->L769-2: Formula: (let ((.cse0 (= (mod ~z$w_buff0_used~0_In-24977062 256) 0)) (.cse1 (= (mod ~z$r_buff0_thd2~0_In-24977062 256) 0))) (or (and (= 0 |P1Thread1of1ForFork2_#t~ite13_Out-24977062|) (not .cse0) (not .cse1)) (and (or .cse0 .cse1) (= ~z$r_buff0_thd2~0_In-24977062 |P1Thread1of1ForFork2_#t~ite13_Out-24977062|)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-24977062, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-24977062} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In-24977062, P1Thread1of1ForFork2_#t~ite13=|P1Thread1of1ForFork2_#t~ite13_Out-24977062|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-24977062} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite13] because there is no mapped edge [2019-12-07 16:25:15,436 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [875] [875] L790-->L790-8: Formula: (let ((.cse1 (= 0 (mod ~weak$$choice2~0_In1802801382 256)))) (or (and (let ((.cse0 (= (mod ~z$r_buff0_thd3~0_In1802801382 256) 0))) (or (and (= (mod ~z$w_buff1_used~0_In1802801382 256) 0) .cse0) (and .cse0 (= (mod ~z$r_buff1_thd3~0_In1802801382 256) 0)) (= (mod ~z$w_buff0_used~0_In1802801382 256) 0))) (= |P2Thread1of1ForFork0_#t~ite26_Out1802801382| ~z$w_buff0_used~0_In1802801382) .cse1 (= |P2Thread1of1ForFork0_#t~ite26_Out1802801382| |P2Thread1of1ForFork0_#t~ite27_Out1802801382|)) (and (= |P2Thread1of1ForFork0_#t~ite26_In1802801382| |P2Thread1of1ForFork0_#t~ite26_Out1802801382|) (= |P2Thread1of1ForFork0_#t~ite27_Out1802801382| ~z$w_buff0_used~0_In1802801382) (not .cse1)))) InVars {P2Thread1of1ForFork0_#t~ite26=|P2Thread1of1ForFork0_#t~ite26_In1802801382|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In1802801382, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1802801382, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1802801382, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In1802801382, ~weak$$choice2~0=~weak$$choice2~0_In1802801382} OutVars{P2Thread1of1ForFork0_#t~ite26=|P2Thread1of1ForFork0_#t~ite26_Out1802801382|, P2Thread1of1ForFork0_#t~ite27=|P2Thread1of1ForFork0_#t~ite27_Out1802801382|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In1802801382, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1802801382, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1802801382, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In1802801382, ~weak$$choice2~0=~weak$$choice2~0_In1802801382} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite26, P2Thread1of1ForFork0_#t~ite27] because there is no mapped edge [2019-12-07 16:25:15,437 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [810] [810] L792-->L793: Formula: (and (= v_~z$r_buff0_thd3~0_99 v_~z$r_buff0_thd3~0_100) (not (= 0 (mod v_~weak$$choice2~0_30 256)))) InVars {~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_100, ~weak$$choice2~0=v_~weak$$choice2~0_30} OutVars{P2Thread1of1ForFork0_#t~ite33=|v_P2Thread1of1ForFork0_#t~ite33_7|, P2Thread1of1ForFork0_#t~ite32=|v_P2Thread1of1ForFork0_#t~ite32_9|, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_99, P2Thread1of1ForFork0_#t~ite31=|v_P2Thread1of1ForFork0_#t~ite31_6|, ~weak$$choice2~0=v_~weak$$choice2~0_30} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite33, P2Thread1of1ForFork0_#t~ite32, ~z$r_buff0_thd3~0, P2Thread1of1ForFork0_#t~ite31] because there is no mapped edge [2019-12-07 16:25:15,438 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [828] [828] L747-->L747-2: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff0_thd1~0_In439139011 256))) (.cse1 (= 0 (mod ~z$w_buff0_used~0_In439139011 256)))) (or (and (not .cse0) (= 0 |P0Thread1of1ForFork1_#t~ite5_Out439139011|) (not .cse1)) (and (or .cse0 .cse1) (= ~z$w_buff0_used~0_In439139011 |P0Thread1of1ForFork1_#t~ite5_Out439139011|)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In439139011, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In439139011} OutVars{P0Thread1of1ForFork1_#t~ite5=|P0Thread1of1ForFork1_#t~ite5_Out439139011|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In439139011, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In439139011} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite5] because there is no mapped edge [2019-12-07 16:25:15,438 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [814] [814] L795-->L799: Formula: (and (not (= (mod v_~z$flush_delayed~0_8 256) 0)) (= 0 v_~z$flush_delayed~0_7) (= v_~z~0_50 v_~z$mem_tmp~0_5)) InVars {~z$mem_tmp~0=v_~z$mem_tmp~0_5, ~z$flush_delayed~0=v_~z$flush_delayed~0_8} OutVars{P2Thread1of1ForFork0_#t~ite37=|v_P2Thread1of1ForFork0_#t~ite37_5|, ~z$mem_tmp~0=v_~z$mem_tmp~0_5, ~z$flush_delayed~0=v_~z$flush_delayed~0_7, ~z~0=v_~z~0_50} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite37, ~z$flush_delayed~0, ~z~0] because there is no mapped edge [2019-12-07 16:25:15,439 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [827] [827] L799-2-->L799-5: Formula: (let ((.cse0 (= 0 (mod ~z$w_buff1_used~0_In1375098561 256))) (.cse1 (= 0 (mod ~z$r_buff1_thd3~0_In1375098561 256))) (.cse2 (= |P2Thread1of1ForFork0_#t~ite38_Out1375098561| |P2Thread1of1ForFork0_#t~ite39_Out1375098561|))) (or (and (= |P2Thread1of1ForFork0_#t~ite38_Out1375098561| ~z~0_In1375098561) (or .cse0 .cse1) .cse2) (and (not .cse0) (= |P2Thread1of1ForFork0_#t~ite38_Out1375098561| ~z$w_buff1~0_In1375098561) (not .cse1) .cse2))) InVars {~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1375098561, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1375098561, ~z$w_buff1~0=~z$w_buff1~0_In1375098561, ~z~0=~z~0_In1375098561} OutVars{P2Thread1of1ForFork0_#t~ite39=|P2Thread1of1ForFork0_#t~ite39_Out1375098561|, P2Thread1of1ForFork0_#t~ite38=|P2Thread1of1ForFork0_#t~ite38_Out1375098561|, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1375098561, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1375098561, ~z$w_buff1~0=~z$w_buff1~0_In1375098561, ~z~0=~z~0_In1375098561} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite39, P2Thread1of1ForFork0_#t~ite38] because there is no mapped edge [2019-12-07 16:25:15,439 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [843] [843] L800-->L800-2: Formula: (let ((.cse1 (= (mod ~z$r_buff0_thd3~0_In260823075 256) 0)) (.cse0 (= (mod ~z$w_buff0_used~0_In260823075 256) 0))) (or (and (not .cse0) (not .cse1) (= 0 |P2Thread1of1ForFork0_#t~ite40_Out260823075|)) (and (or .cse1 .cse0) (= |P2Thread1of1ForFork0_#t~ite40_Out260823075| ~z$w_buff0_used~0_In260823075)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In260823075, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In260823075} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In260823075, P2Thread1of1ForFork0_#t~ite40=|P2Thread1of1ForFork0_#t~ite40_Out260823075|, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In260823075} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite40] because there is no mapped edge [2019-12-07 16:25:15,440 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [836] [836] L801-->L801-2: Formula: (let ((.cse1 (= 0 (mod ~z$r_buff1_thd3~0_In386598775 256))) (.cse0 (= (mod ~z$w_buff1_used~0_In386598775 256) 0)) (.cse2 (= 0 (mod ~z$w_buff0_used~0_In386598775 256))) (.cse3 (= (mod ~z$r_buff0_thd3~0_In386598775 256) 0))) (or (and (or .cse0 .cse1) (or .cse2 .cse3) (= |P2Thread1of1ForFork0_#t~ite41_Out386598775| ~z$w_buff1_used~0_In386598775)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse2) (not .cse3))) (= |P2Thread1of1ForFork0_#t~ite41_Out386598775| 0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In386598775, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In386598775, ~z$w_buff1_used~0=~z$w_buff1_used~0_In386598775, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In386598775} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In386598775, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In386598775, ~z$w_buff1_used~0=~z$w_buff1_used~0_In386598775, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In386598775, P2Thread1of1ForFork0_#t~ite41=|P2Thread1of1ForFork0_#t~ite41_Out386598775|} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite41] because there is no mapped edge [2019-12-07 16:25:15,440 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [824] [824] L802-->L802-2: Formula: (let ((.cse1 (= (mod ~z$w_buff0_used~0_In-380531429 256) 0)) (.cse0 (= 0 (mod ~z$r_buff0_thd3~0_In-380531429 256)))) (or (and (not .cse0) (not .cse1) (= 0 |P2Thread1of1ForFork0_#t~ite42_Out-380531429|)) (and (= ~z$r_buff0_thd3~0_In-380531429 |P2Thread1of1ForFork0_#t~ite42_Out-380531429|) (or .cse1 .cse0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-380531429, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-380531429} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In-380531429, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-380531429, P2Thread1of1ForFork0_#t~ite42=|P2Thread1of1ForFork0_#t~ite42_Out-380531429|} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite42] because there is no mapped edge [2019-12-07 16:25:15,441 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [846] [846] L803-->L803-2: Formula: (let ((.cse3 (= (mod ~z$w_buff0_used~0_In-988525752 256) 0)) (.cse2 (= 0 (mod ~z$r_buff0_thd3~0_In-988525752 256))) (.cse1 (= 0 (mod ~z$w_buff1_used~0_In-988525752 256))) (.cse0 (= (mod ~z$r_buff1_thd3~0_In-988525752 256) 0))) (or (and (or .cse0 .cse1) (or .cse2 .cse3) (= ~z$r_buff1_thd3~0_In-988525752 |P2Thread1of1ForFork0_#t~ite43_Out-988525752|)) (and (or (and (not .cse3) (not .cse2)) (and (not .cse1) (not .cse0))) (= |P2Thread1of1ForFork0_#t~ite43_Out-988525752| 0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-988525752, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In-988525752, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-988525752, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-988525752} OutVars{P2Thread1of1ForFork0_#t~ite43=|P2Thread1of1ForFork0_#t~ite43_Out-988525752|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-988525752, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In-988525752, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-988525752, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-988525752} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite43] because there is no mapped edge [2019-12-07 16:25:15,441 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [859] [859] L803-2-->P2EXIT: Formula: (and (= |v_P2Thread1of1ForFork0_#res.base_3| 0) (= (+ v_~__unbuffered_cnt~0_49 1) v_~__unbuffered_cnt~0_48) (= v_~z$r_buff1_thd3~0_143 |v_P2Thread1of1ForFork0_#t~ite43_28|) (= |v_P2Thread1of1ForFork0_#res.offset_3| 0)) InVars {P2Thread1of1ForFork0_#t~ite43=|v_P2Thread1of1ForFork0_#t~ite43_28|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_49} OutVars{P2Thread1of1ForFork0_#res.base=|v_P2Thread1of1ForFork0_#res.base_3|, P2Thread1of1ForFork0_#t~ite43=|v_P2Thread1of1ForFork0_#t~ite43_27|, ~z$r_buff1_thd3~0=v_~z$r_buff1_thd3~0_143, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_48, P2Thread1of1ForFork0_#res.offset=|v_P2Thread1of1ForFork0_#res.offset_3|} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#res.base, P2Thread1of1ForFork0_#t~ite43, ~z$r_buff1_thd3~0, ~__unbuffered_cnt~0, P2Thread1of1ForFork0_#res.offset] because there is no mapped edge [2019-12-07 16:25:15,441 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [847] [847] L748-->L748-2: Formula: (let ((.cse0 (= 0 (mod ~z$w_buff0_used~0_In1407019002 256))) (.cse1 (= (mod ~z$r_buff0_thd1~0_In1407019002 256) 0)) (.cse3 (= 0 (mod ~z$r_buff1_thd1~0_In1407019002 256))) (.cse2 (= (mod ~z$w_buff1_used~0_In1407019002 256) 0))) (or (and (= ~z$w_buff1_used~0_In1407019002 |P0Thread1of1ForFork1_#t~ite6_Out1407019002|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (or (and (not .cse0) (not .cse1)) (and (not .cse3) (not .cse2))) (= 0 |P0Thread1of1ForFork1_#t~ite6_Out1407019002|)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In1407019002, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1407019002, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1407019002, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1407019002} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In1407019002, P0Thread1of1ForFork1_#t~ite6=|P0Thread1of1ForFork1_#t~ite6_Out1407019002|, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1407019002, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1407019002, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1407019002} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite6] because there is no mapped edge [2019-12-07 16:25:15,441 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [845] [845] L749-->L750: Formula: (let ((.cse1 (= 0 (mod ~z$w_buff0_used~0_In2005253206 256))) (.cse2 (= (mod ~z$r_buff0_thd1~0_In2005253206 256) 0)) (.cse0 (= ~z$r_buff0_thd1~0_In2005253206 ~z$r_buff0_thd1~0_Out2005253206))) (or (and .cse0 .cse1) (and (not .cse2) (= 0 ~z$r_buff0_thd1~0_Out2005253206) (not .cse1)) (and .cse2 .cse0))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In2005253206, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In2005253206} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In2005253206, P0Thread1of1ForFork1_#t~ite7=|P0Thread1of1ForFork1_#t~ite7_Out2005253206|, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_Out2005253206} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite7, ~z$r_buff0_thd1~0] because there is no mapped edge [2019-12-07 16:25:15,441 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [840] [840] L750-->L750-2: Formula: (let ((.cse0 (= 0 (mod ~z$w_buff0_used~0_In1825162012 256))) (.cse1 (= 0 (mod ~z$r_buff0_thd1~0_In1825162012 256))) (.cse3 (= 0 (mod ~z$w_buff1_used~0_In1825162012 256))) (.cse2 (= 0 (mod ~z$r_buff1_thd1~0_In1825162012 256)))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= |P0Thread1of1ForFork1_#t~ite8_Out1825162012| 0)) (and (= |P0Thread1of1ForFork1_#t~ite8_Out1825162012| ~z$r_buff1_thd1~0_In1825162012) (or .cse0 .cse1) (or .cse3 .cse2)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In1825162012, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1825162012, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1825162012, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1825162012} OutVars{P0Thread1of1ForFork1_#t~ite8=|P0Thread1of1ForFork1_#t~ite8_Out1825162012|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In1825162012, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1825162012, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1825162012, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1825162012} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite8] because there is no mapped edge [2019-12-07 16:25:15,441 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [866] [866] L750-2-->P0EXIT: Formula: (and (= v_~z$r_buff1_thd1~0_100 |v_P0Thread1of1ForFork1_#t~ite8_42|) (= 0 |v_P0Thread1of1ForFork1_#res.base_3|) (= 0 |v_P0Thread1of1ForFork1_#res.offset_3|) (= (+ v_~__unbuffered_cnt~0_67 1) v_~__unbuffered_cnt~0_66)) InVars {P0Thread1of1ForFork1_#t~ite8=|v_P0Thread1of1ForFork1_#t~ite8_42|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_67} OutVars{P0Thread1of1ForFork1_#t~ite8=|v_P0Thread1of1ForFork1_#t~ite8_41|, P0Thread1of1ForFork1_#res.offset=|v_P0Thread1of1ForFork1_#res.offset_3|, ~z$r_buff1_thd1~0=v_~z$r_buff1_thd1~0_100, P0Thread1of1ForFork1_#res.base=|v_P0Thread1of1ForFork1_#res.base_3|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_66} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite8, P0Thread1of1ForFork1_#res.offset, ~z$r_buff1_thd1~0, P0Thread1of1ForFork1_#res.base, ~__unbuffered_cnt~0] because there is no mapped edge [2019-12-07 16:25:15,442 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [837] [837] L770-->L770-2: Formula: (let ((.cse3 (= (mod ~z$r_buff1_thd2~0_In-1799265621 256) 0)) (.cse2 (= 0 (mod ~z$w_buff1_used~0_In-1799265621 256))) (.cse1 (= (mod ~z$w_buff0_used~0_In-1799265621 256) 0)) (.cse0 (= (mod ~z$r_buff0_thd2~0_In-1799265621 256) 0))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= 0 |P1Thread1of1ForFork2_#t~ite14_Out-1799265621|)) (and (= ~z$r_buff1_thd2~0_In-1799265621 |P1Thread1of1ForFork2_#t~ite14_Out-1799265621|) (or .cse3 .cse2) (or .cse1 .cse0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-1799265621, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In-1799265621, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1799265621, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-1799265621} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In-1799265621, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In-1799265621, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1799265621, P1Thread1of1ForFork2_#t~ite14=|P1Thread1of1ForFork2_#t~ite14_Out-1799265621|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-1799265621} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite14] because there is no mapped edge [2019-12-07 16:25:15,442 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [872] [872] L770-2-->P1EXIT: Formula: (and (= 0 |v_P1Thread1of1ForFork2_#res.offset_3|) (= 0 |v_P1Thread1of1ForFork2_#res.base_3|) (= v_~z$r_buff1_thd2~0_120 |v_P1Thread1of1ForFork2_#t~ite14_32|) (= v_~__unbuffered_cnt~0_76 (+ v_~__unbuffered_cnt~0_77 1))) InVars {~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_77, P1Thread1of1ForFork2_#t~ite14=|v_P1Thread1of1ForFork2_#t~ite14_32|} OutVars{P1Thread1of1ForFork2_#res.offset=|v_P1Thread1of1ForFork2_#res.offset_3|, ~z$r_buff1_thd2~0=v_~z$r_buff1_thd2~0_120, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_76, P1Thread1of1ForFork2_#t~ite14=|v_P1Thread1of1ForFork2_#t~ite14_31|, P1Thread1of1ForFork2_#res.base=|v_P1Thread1of1ForFork2_#res.base_3|} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#res.offset, ~z$r_buff1_thd2~0, ~__unbuffered_cnt~0, P1Thread1of1ForFork2_#t~ite14, P1Thread1of1ForFork2_#res.base] because there is no mapped edge [2019-12-07 16:25:15,442 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [799] [799] L826-1-->L832: Formula: (and (= v_~main$tmp_guard0~0_7 (ite (= (ite (= 3 v_~__unbuffered_cnt~0_14) 1 0) 0) 0 1)) (not (= (mod v_~main$tmp_guard0~0_7 256) 0))) InVars {~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_14} OutVars{ULTIMATE.start_main_#t~nondet46=|v_ULTIMATE.start_main_#t~nondet46_6|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_14, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_7} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~nondet46, ~main$tmp_guard0~0] because there is no mapped edge [2019-12-07 16:25:15,442 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [825] [825] L832-2-->L832-5: Formula: (let ((.cse2 (= (mod ~z$w_buff1_used~0_In-1032287144 256) 0)) (.cse0 (= |ULTIMATE.start_main_#t~ite48_Out-1032287144| |ULTIMATE.start_main_#t~ite47_Out-1032287144|)) (.cse1 (= 0 (mod ~z$r_buff1_thd0~0_In-1032287144 256)))) (or (and .cse0 (= |ULTIMATE.start_main_#t~ite47_Out-1032287144| ~z~0_In-1032287144) (or .cse1 .cse2)) (and (not .cse2) .cse0 (= |ULTIMATE.start_main_#t~ite47_Out-1032287144| ~z$w_buff1~0_In-1032287144) (not .cse1)))) InVars {~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-1032287144, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1032287144, ~z$w_buff1~0=~z$w_buff1~0_In-1032287144, ~z~0=~z~0_In-1032287144} OutVars{~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-1032287144, ULTIMATE.start_main_#t~ite47=|ULTIMATE.start_main_#t~ite47_Out-1032287144|, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1032287144, ~z$w_buff1~0=~z$w_buff1~0_In-1032287144, ULTIMATE.start_main_#t~ite48=|ULTIMATE.start_main_#t~ite48_Out-1032287144|, ~z~0=~z~0_In-1032287144} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite47, ULTIMATE.start_main_#t~ite48] because there is no mapped edge [2019-12-07 16:25:15,443 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [839] [839] L833-->L833-2: Formula: (let ((.cse0 (= (mod ~z$r_buff0_thd0~0_In-254870859 256) 0)) (.cse1 (= (mod ~z$w_buff0_used~0_In-254870859 256) 0))) (or (and (= 0 |ULTIMATE.start_main_#t~ite49_Out-254870859|) (not .cse0) (not .cse1)) (and (or .cse0 .cse1) (= ~z$w_buff0_used~0_In-254870859 |ULTIMATE.start_main_#t~ite49_Out-254870859|)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-254870859, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-254870859} OutVars{~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-254870859, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-254870859, ULTIMATE.start_main_#t~ite49=|ULTIMATE.start_main_#t~ite49_Out-254870859|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite49] because there is no mapped edge [2019-12-07 16:25:15,443 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [830] [830] L834-->L834-2: Formula: (let ((.cse1 (= 0 (mod ~z$w_buff1_used~0_In-535386570 256))) (.cse0 (= (mod ~z$r_buff1_thd0~0_In-535386570 256) 0)) (.cse3 (= (mod ~z$w_buff0_used~0_In-535386570 256) 0)) (.cse2 (= (mod ~z$r_buff0_thd0~0_In-535386570 256) 0))) (or (and (= ~z$w_buff1_used~0_In-535386570 |ULTIMATE.start_main_#t~ite50_Out-535386570|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse3) (not .cse2))) (= |ULTIMATE.start_main_#t~ite50_Out-535386570| 0)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-535386570, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-535386570, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-535386570, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-535386570} OutVars{ULTIMATE.start_main_#t~ite50=|ULTIMATE.start_main_#t~ite50_Out-535386570|, ~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-535386570, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-535386570, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-535386570, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-535386570} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite50] because there is no mapped edge [2019-12-07 16:25:15,444 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [821] [821] L835-->L835-2: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff0_thd0~0_In-1337138042 256))) (.cse1 (= 0 (mod ~z$w_buff0_used~0_In-1337138042 256)))) (or (and (or .cse0 .cse1) (= ~z$r_buff0_thd0~0_In-1337138042 |ULTIMATE.start_main_#t~ite51_Out-1337138042|)) (and (= 0 |ULTIMATE.start_main_#t~ite51_Out-1337138042|) (not .cse0) (not .cse1)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-1337138042, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-1337138042} OutVars{~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-1337138042, ULTIMATE.start_main_#t~ite51=|ULTIMATE.start_main_#t~ite51_Out-1337138042|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-1337138042} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite51] because there is no mapped edge [2019-12-07 16:25:15,444 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [834] [834] L836-->L836-2: Formula: (let ((.cse1 (= (mod ~z$w_buff0_used~0_In-872037224 256) 0)) (.cse0 (= (mod ~z$r_buff0_thd0~0_In-872037224 256) 0)) (.cse2 (= 0 (mod ~z$w_buff1_used~0_In-872037224 256))) (.cse3 (= 0 (mod ~z$r_buff1_thd0~0_In-872037224 256)))) (or (and (or .cse0 .cse1) (= ~z$r_buff1_thd0~0_In-872037224 |ULTIMATE.start_main_#t~ite52_Out-872037224|) (or .cse2 .cse3)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse2) (not .cse3))) (= 0 |ULTIMATE.start_main_#t~ite52_Out-872037224|)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-872037224, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-872037224, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-872037224, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-872037224} OutVars{ULTIMATE.start_main_#t~ite52=|ULTIMATE.start_main_#t~ite52_Out-872037224|, ~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-872037224, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-872037224, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-872037224, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-872037224} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite52] because there is no mapped edge [2019-12-07 16:25:15,444 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [879] [879] L836-2-->ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION: Formula: (and (= v_~main$tmp_guard1~0_20 (ite (= 0 (ite (not (and (= 0 v_~__unbuffered_p1_EAX~0_25) (= 0 v_~__unbuffered_p0_EAX~0_99) (= 0 v_~__unbuffered_p2_EAX~0_26))) 1 0)) 0 1)) (= v_ULTIMATE.start___VERIFIER_assert_~expression_19 |v_ULTIMATE.start___VERIFIER_assert_#in~expression_13|) (= v_~z$r_buff1_thd0~0_143 |v_ULTIMATE.start_main_#t~ite52_43|) (= |v_ULTIMATE.start___VERIFIER_assert_#in~expression_13| (mod v_~main$tmp_guard1~0_20 256)) (= v_ULTIMATE.start___VERIFIER_assert_~expression_19 0)) InVars {~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_99, ULTIMATE.start_main_#t~ite52=|v_ULTIMATE.start_main_#t~ite52_43|, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_25, ~__unbuffered_p2_EAX~0=v_~__unbuffered_p2_EAX~0_26} OutVars{~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_99, ULTIMATE.start_main_#t~ite52=|v_ULTIMATE.start_main_#t~ite52_42|, ULTIMATE.start___VERIFIER_assert_~expression=v_ULTIMATE.start___VERIFIER_assert_~expression_19, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_25, ~z$r_buff1_thd0~0=v_~z$r_buff1_thd0~0_143, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_20, ~__unbuffered_p2_EAX~0=v_~__unbuffered_p2_EAX~0_26, ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_13|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite52, ULTIMATE.start___VERIFIER_assert_~expression, ~z$r_buff1_thd0~0, ~main$tmp_guard1~0, ULTIMATE.start___VERIFIER_assert_#in~expression] because there is no mapped edge [2019-12-07 16:25:15,499 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction CFG 07.12 04:25:15 BasicIcfg [2019-12-07 16:25:15,499 INFO L132 PluginConnector]: ------------------------ END TraceAbstraction---------------------------- [2019-12-07 16:25:15,500 INFO L113 PluginConnector]: ------------------------Witness Printer---------------------------- [2019-12-07 16:25:15,500 INFO L271 PluginConnector]: Initializing Witness Printer... [2019-12-07 16:25:15,500 INFO L275 PluginConnector]: Witness Printer initialized [2019-12-07 16:25:15,500 INFO L185 PluginConnector]: Executing the observer RCFGCatcher from plugin Witness Printer for "de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 07.12 04:23:02" (3/4) ... [2019-12-07 16:25:15,502 INFO L131 WitnessPrinter]: Generating witness for reachability counterexample [2019-12-07 16:25:15,502 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [895] [895] ULTIMATE.startENTRY-->L822: Formula: (let ((.cse0 (store |v_#valid_62| 0 0))) (and (= 0 (select .cse0 |v_ULTIMATE.start_main_~#t1570~0.base_23|)) (= 0 v_~z$flush_delayed~0_27) (= 0 v_~x~0_129) (= 0 v_~__unbuffered_p1_EAX~0_44) (= v_~weak$$choice2~0_125 0) (= v_~z$read_delayed_var~0.offset_6 0) (= v_~z$r_buff0_thd1~0_274 0) (= |v_#NULL.offset_7| 0) (= (store |v_#memory_int_18| |v_ULTIMATE.start_main_~#t1570~0.base_23| (store (select |v_#memory_int_18| |v_ULTIMATE.start_main_~#t1570~0.base_23|) |v_ULTIMATE.start_main_~#t1570~0.offset_17| 0)) |v_#memory_int_17|) (= v_~z$mem_tmp~0_16 0) (= v_~z$r_buff1_thd0~0_203 0) (= v_~main$tmp_guard1~0_48 0) (= 0 |v_ULTIMATE.start_main_~#t1570~0.offset_17|) (= 0 v_~z$r_buff0_thd3~0_416) (= v_~z$w_buff1_used~0_618 0) (< 0 |v_#StackHeapBarrier_17|) (= |v_#length_21| (store |v_#length_22| |v_ULTIMATE.start_main_~#t1570~0.base_23| 4)) (= 0 v_~__unbuffered_p2_EAX~0_39) (= v_~z$r_buff0_thd0~0_208 0) (= v_~z$read_delayed_var~0.base_6 0) (= v_~z$w_buff1~0_350 0) (= v_~z$w_buff0_used~0_900 0) (= 0 v_~__unbuffered_p0_EAX~0_137) (= v_~z$read_delayed~0_7 0) (= v_~z$r_buff1_thd2~0_170 0) (= 0 |v_#NULL.base_7|) (= 0 v_~z$r_buff1_thd3~0_300) (= v_~z$r_buff1_thd1~0_166 0) (= v_~z$w_buff0~0_454 0) (= 0 v_~weak$$choice0~0_13) (= v_~z~0_160 0) (= v_~main$tmp_guard0~0_24 0) (= 0 v_~__unbuffered_cnt~0_97) (= v_~z$r_buff0_thd2~0_191 0) (= v_~y~0_31 0) (= |v_#valid_60| (store .cse0 |v_ULTIMATE.start_main_~#t1570~0.base_23| 1)) (< |v_#StackHeapBarrier_17| |v_ULTIMATE.start_main_~#t1570~0.base_23|))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_17|, #valid=|v_#valid_62|, #memory_int=|v_#memory_int_18|, #length=|v_#length_22|} OutVars{~z$r_buff1_thd2~0=v_~z$r_buff1_thd2~0_170, ULTIMATE.start_main_#t~ite47=|v_ULTIMATE.start_main_#t~ite47_29|, #NULL.offset=|v_#NULL.offset_7|, ULTIMATE.start_main_#t~ite49=|v_ULTIMATE.start_main_#t~ite49_69|, ULTIMATE.start_main_#t~ite50=|v_ULTIMATE.start_main_#t~ite50_175|, ULTIMATE.start_main_#t~ite52=|v_ULTIMATE.start_main_#t~ite52_81|, ~z$r_buff0_thd0~0=v_~z$r_buff0_thd0~0_208, ~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_137, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_44, #length=|v_#length_21|, ULTIMATE.start_main_~#t1571~0.base=|v_ULTIMATE.start_main_~#t1571~0.base_19|, ~__unbuffered_p2_EAX~0=v_~__unbuffered_p2_EAX~0_39, ~z$mem_tmp~0=v_~z$mem_tmp~0_16, ULTIMATE.start_main_#t~nondet45=|v_ULTIMATE.start_main_#t~nondet45_7|, ~z$w_buff1_used~0=v_~z$w_buff1_used~0_618, ~z$flush_delayed~0=v_~z$flush_delayed~0_27, ULTIMATE.start_main_~#t1572~0.base=|v_ULTIMATE.start_main_~#t1572~0.base_17|, ~weak$$choice0~0=v_~weak$$choice0~0_13, #StackHeapBarrier=|v_#StackHeapBarrier_17|, ~z$r_buff1_thd1~0=v_~z$r_buff1_thd1~0_166, ~z$read_delayed_var~0.base=v_~z$read_delayed_var~0.base_6, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_416, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_97, ~x~0=v_~x~0_129, ULTIMATE.start_main_~#t1570~0.offset=|v_ULTIMATE.start_main_~#t1570~0.offset_17|, ~z$read_delayed~0=v_~z$read_delayed~0_7, ~z$w_buff1~0=v_~z$w_buff1~0_350, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_48, ULTIMATE.start_main_#t~ite48=|v_ULTIMATE.start_main_#t~ite48_37|, ~z$read_delayed_var~0.offset=v_~z$read_delayed_var~0.offset_6, ULTIMATE.start_main_#t~ite51=|v_ULTIMATE.start_main_#t~ite51_52|, ~z$r_buff1_thd0~0=v_~z$r_buff1_thd0~0_203, ~y~0=v_~y~0_31, ~z$r_buff0_thd2~0=v_~z$r_buff0_thd2~0_191, ULTIMATE.start_main_#t~nondet46=|v_ULTIMATE.start_main_#t~nondet46_21|, ~z$w_buff0_used~0=v_~z$w_buff0_used~0_900, ~z$w_buff0~0=v_~z$w_buff0~0_454, ULTIMATE.start_main_#t~nondet44=|v_ULTIMATE.start_main_#t~nondet44_8|, ~z$r_buff1_thd3~0=v_~z$r_buff1_thd3~0_300, ULTIMATE.start_main_~#t1572~0.offset=|v_ULTIMATE.start_main_~#t1572~0.offset_14|, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_24, #NULL.base=|v_#NULL.base_7|, ULTIMATE.start_main_~#t1570~0.base=|v_ULTIMATE.start_main_~#t1570~0.base_23|, ULTIMATE.start_main_#res=|v_ULTIMATE.start_main_#res_22|, #valid=|v_#valid_60|, #memory_int=|v_#memory_int_17|, ~z~0=v_~z~0_160, ~weak$$choice2~0=v_~weak$$choice2~0_125, ~z$r_buff0_thd1~0=v_~z$r_buff0_thd1~0_274, ULTIMATE.start_main_~#t1571~0.offset=|v_ULTIMATE.start_main_~#t1571~0.offset_12|} AuxVars[] AssignedVars[~z$r_buff1_thd2~0, ULTIMATE.start_main_#t~ite47, #NULL.offset, ULTIMATE.start_main_#t~ite49, ULTIMATE.start_main_#t~ite50, ULTIMATE.start_main_#t~ite52, ~z$r_buff0_thd0~0, ~__unbuffered_p0_EAX~0, ~__unbuffered_p1_EAX~0, #length, ULTIMATE.start_main_~#t1571~0.base, ~__unbuffered_p2_EAX~0, ~z$mem_tmp~0, ULTIMATE.start_main_#t~nondet45, ~z$w_buff1_used~0, ~z$flush_delayed~0, ULTIMATE.start_main_~#t1572~0.base, ~weak$$choice0~0, ~z$r_buff1_thd1~0, ~z$read_delayed_var~0.base, ~z$r_buff0_thd3~0, ~__unbuffered_cnt~0, ~x~0, ULTIMATE.start_main_~#t1570~0.offset, ~z$read_delayed~0, ~z$w_buff1~0, ~main$tmp_guard1~0, ULTIMATE.start_main_#t~ite48, ~z$read_delayed_var~0.offset, ULTIMATE.start_main_#t~ite51, ~z$r_buff1_thd0~0, ~y~0, ~z$r_buff0_thd2~0, ULTIMATE.start_main_#t~nondet46, ~z$w_buff0_used~0, ~z$w_buff0~0, ULTIMATE.start_main_#t~nondet44, ~z$r_buff1_thd3~0, ULTIMATE.start_main_~#t1572~0.offset, ~main$tmp_guard0~0, #NULL.base, ULTIMATE.start_main_~#t1570~0.base, ULTIMATE.start_main_#res, #valid, #memory_int, ~z~0, ~weak$$choice2~0, ~z$r_buff0_thd1~0, ULTIMATE.start_main_~#t1571~0.offset] because there is no mapped edge [2019-12-07 16:25:15,503 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [874] [874] L822-1-->L824: Formula: (and (= (select |v_#valid_39| |v_ULTIMATE.start_main_~#t1571~0.base_11|) 0) (= (store |v_#memory_int_14| |v_ULTIMATE.start_main_~#t1571~0.base_11| (store (select |v_#memory_int_14| |v_ULTIMATE.start_main_~#t1571~0.base_11|) |v_ULTIMATE.start_main_~#t1571~0.offset_9| 1)) |v_#memory_int_13|) (= |v_ULTIMATE.start_main_~#t1571~0.offset_9| 0) (< |v_#StackHeapBarrier_12| |v_ULTIMATE.start_main_~#t1571~0.base_11|) (= |v_#length_17| (store |v_#length_18| |v_ULTIMATE.start_main_~#t1571~0.base_11| 4)) (not (= 0 |v_ULTIMATE.start_main_~#t1571~0.base_11|)) (= (store |v_#valid_39| |v_ULTIMATE.start_main_~#t1571~0.base_11| 1) |v_#valid_38|)) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_12|, #valid=|v_#valid_39|, #memory_int=|v_#memory_int_14|, #length=|v_#length_18|} OutVars{#StackHeapBarrier=|v_#StackHeapBarrier_12|, ULTIMATE.start_main_#t~nondet44=|v_ULTIMATE.start_main_#t~nondet44_6|, #valid=|v_#valid_38|, #memory_int=|v_#memory_int_13|, ULTIMATE.start_main_~#t1571~0.base=|v_ULTIMATE.start_main_~#t1571~0.base_11|, #length=|v_#length_17|, ULTIMATE.start_main_~#t1571~0.offset=|v_ULTIMATE.start_main_~#t1571~0.offset_9|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~nondet44, #valid, #memory_int, ULTIMATE.start_main_~#t1571~0.base, #length, ULTIMATE.start_main_~#t1571~0.offset] because there is no mapped edge [2019-12-07 16:25:15,503 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [781] [781] L4-->L746: Formula: (and (= v_~z$r_buff0_thd2~0_29 v_~z$r_buff1_thd2~0_21) (= v_~__unbuffered_p0_EAX~0_8 v_~x~0_8) (= v_~z$r_buff0_thd0~0_28 v_~z$r_buff1_thd0~0_16) (= v_~z$r_buff0_thd1~0_26 1) (not (= v_P0Thread1of1ForFork1___VERIFIER_assert_~expression_18 0)) (= v_~z$r_buff0_thd1~0_27 v_~z$r_buff1_thd1~0_15) (= v_~z$r_buff0_thd3~0_67 v_~z$r_buff1_thd3~0_43)) InVars {~z$r_buff0_thd0~0=v_~z$r_buff0_thd0~0_28, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_67, P0Thread1of1ForFork1___VERIFIER_assert_~expression=v_P0Thread1of1ForFork1___VERIFIER_assert_~expression_18, ~z$r_buff0_thd1~0=v_~z$r_buff0_thd1~0_27, ~x~0=v_~x~0_8, ~z$r_buff0_thd2~0=v_~z$r_buff0_thd2~0_29} OutVars{~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_8, ~z$r_buff0_thd0~0=v_~z$r_buff0_thd0~0_28, ~z$r_buff1_thd3~0=v_~z$r_buff1_thd3~0_43, ~z$r_buff1_thd0~0=v_~z$r_buff1_thd0~0_16, ~z$r_buff1_thd2~0=v_~z$r_buff1_thd2~0_21, ~z$r_buff1_thd1~0=v_~z$r_buff1_thd1~0_15, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_67, P0Thread1of1ForFork1___VERIFIER_assert_~expression=v_P0Thread1of1ForFork1___VERIFIER_assert_~expression_18, ~z$r_buff0_thd1~0=v_~z$r_buff0_thd1~0_26, ~x~0=v_~x~0_8, ~z$r_buff0_thd2~0=v_~z$r_buff0_thd2~0_29} AuxVars[] AssignedVars[~__unbuffered_p0_EAX~0, ~z$r_buff1_thd3~0, ~z$r_buff1_thd0~0, ~z$r_buff1_thd2~0, ~z$r_buff1_thd1~0, ~z$r_buff0_thd1~0] because there is no mapped edge [2019-12-07 16:25:15,504 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [833] [833] L766-2-->L766-4: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff1_thd2~0_In10111743 256))) (.cse1 (= 0 (mod ~z$w_buff1_used~0_In10111743 256)))) (or (and (= |P1Thread1of1ForFork2_#t~ite9_Out10111743| ~z~0_In10111743) (or .cse0 .cse1)) (and (not .cse0) (not .cse1) (= ~z$w_buff1~0_In10111743 |P1Thread1of1ForFork2_#t~ite9_Out10111743|)))) InVars {~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In10111743, ~z$w_buff1_used~0=~z$w_buff1_used~0_In10111743, ~z$w_buff1~0=~z$w_buff1~0_In10111743, ~z~0=~z~0_In10111743} OutVars{P1Thread1of1ForFork2_#t~ite9=|P1Thread1of1ForFork2_#t~ite9_Out10111743|, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In10111743, ~z$w_buff1_used~0=~z$w_buff1_used~0_In10111743, ~z$w_buff1~0=~z$w_buff1~0_In10111743, ~z~0=~z~0_In10111743} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite9] because there is no mapped edge [2019-12-07 16:25:15,504 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [752] [752] L766-4-->L767: Formula: (= v_~z~0_16 |v_P1Thread1of1ForFork2_#t~ite9_6|) InVars {P1Thread1of1ForFork2_#t~ite9=|v_P1Thread1of1ForFork2_#t~ite9_6|} OutVars{P1Thread1of1ForFork2_#t~ite9=|v_P1Thread1of1ForFork2_#t~ite9_5|, P1Thread1of1ForFork2_#t~ite10=|v_P1Thread1of1ForFork2_#t~ite10_5|, ~z~0=v_~z~0_16} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite9, P1Thread1of1ForFork2_#t~ite10, ~z~0] because there is no mapped edge [2019-12-07 16:25:15,504 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [871] [871] L824-1-->L826: Formula: (and (< |v_#StackHeapBarrier_11| |v_ULTIMATE.start_main_~#t1572~0.base_13|) (= (store |v_#memory_int_12| |v_ULTIMATE.start_main_~#t1572~0.base_13| (store (select |v_#memory_int_12| |v_ULTIMATE.start_main_~#t1572~0.base_13|) |v_ULTIMATE.start_main_~#t1572~0.offset_11| 2)) |v_#memory_int_11|) (= (store |v_#valid_37| |v_ULTIMATE.start_main_~#t1572~0.base_13| 1) |v_#valid_36|) (= |v_#length_15| (store |v_#length_16| |v_ULTIMATE.start_main_~#t1572~0.base_13| 4)) (= |v_ULTIMATE.start_main_~#t1572~0.offset_11| 0) (= (select |v_#valid_37| |v_ULTIMATE.start_main_~#t1572~0.base_13|) 0) (not (= |v_ULTIMATE.start_main_~#t1572~0.base_13| 0))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_11|, #valid=|v_#valid_37|, #memory_int=|v_#memory_int_12|, #length=|v_#length_16|} OutVars{#StackHeapBarrier=|v_#StackHeapBarrier_11|, #valid=|v_#valid_36|, ULTIMATE.start_main_#t~nondet45=|v_ULTIMATE.start_main_#t~nondet45_5|, #memory_int=|v_#memory_int_11|, ULTIMATE.start_main_~#t1572~0.offset=|v_ULTIMATE.start_main_~#t1572~0.offset_11|, #length=|v_#length_15|, ULTIMATE.start_main_~#t1572~0.base=|v_ULTIMATE.start_main_~#t1572~0.base_13|} AuxVars[] AssignedVars[#valid, ULTIMATE.start_main_#t~nondet45, #memory_int, ULTIMATE.start_main_~#t1572~0.offset, #length, ULTIMATE.start_main_~#t1572~0.base] because there is no mapped edge [2019-12-07 16:25:15,504 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [841] [841] L767-->L767-2: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff0_thd2~0_In984766544 256))) (.cse1 (= (mod ~z$w_buff0_used~0_In984766544 256) 0))) (or (and (or .cse0 .cse1) (= |P1Thread1of1ForFork2_#t~ite11_Out984766544| ~z$w_buff0_used~0_In984766544)) (and (= |P1Thread1of1ForFork2_#t~ite11_Out984766544| 0) (not .cse0) (not .cse1)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In984766544, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In984766544} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In984766544, P1Thread1of1ForFork2_#t~ite11=|P1Thread1of1ForFork2_#t~ite11_Out984766544|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In984766544} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite11] because there is no mapped edge [2019-12-07 16:25:15,505 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [823] [823] L768-->L768-2: Formula: (let ((.cse1 (= 0 (mod ~z$r_buff1_thd2~0_In1670259436 256))) (.cse0 (= 0 (mod ~z$w_buff1_used~0_In1670259436 256))) (.cse3 (= (mod ~z$r_buff0_thd2~0_In1670259436 256) 0)) (.cse2 (= (mod ~z$w_buff0_used~0_In1670259436 256) 0))) (or (and (or .cse0 .cse1) (or .cse2 .cse3) (= ~z$w_buff1_used~0_In1670259436 |P1Thread1of1ForFork2_#t~ite12_Out1670259436|)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse3) (not .cse2))) (= |P1Thread1of1ForFork2_#t~ite12_Out1670259436| 0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In1670259436, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In1670259436, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1670259436, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In1670259436} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In1670259436, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In1670259436, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1670259436, P1Thread1of1ForFork2_#t~ite12=|P1Thread1of1ForFork2_#t~ite12_Out1670259436|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In1670259436} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite12] because there is no mapped edge [2019-12-07 16:25:15,506 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [842] [842] L769-->L769-2: Formula: (let ((.cse0 (= (mod ~z$w_buff0_used~0_In-24977062 256) 0)) (.cse1 (= (mod ~z$r_buff0_thd2~0_In-24977062 256) 0))) (or (and (= 0 |P1Thread1of1ForFork2_#t~ite13_Out-24977062|) (not .cse0) (not .cse1)) (and (or .cse0 .cse1) (= ~z$r_buff0_thd2~0_In-24977062 |P1Thread1of1ForFork2_#t~ite13_Out-24977062|)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-24977062, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-24977062} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In-24977062, P1Thread1of1ForFork2_#t~ite13=|P1Thread1of1ForFork2_#t~ite13_Out-24977062|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-24977062} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite13] because there is no mapped edge [2019-12-07 16:25:15,507 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [875] [875] L790-->L790-8: Formula: (let ((.cse1 (= 0 (mod ~weak$$choice2~0_In1802801382 256)))) (or (and (let ((.cse0 (= (mod ~z$r_buff0_thd3~0_In1802801382 256) 0))) (or (and (= (mod ~z$w_buff1_used~0_In1802801382 256) 0) .cse0) (and .cse0 (= (mod ~z$r_buff1_thd3~0_In1802801382 256) 0)) (= (mod ~z$w_buff0_used~0_In1802801382 256) 0))) (= |P2Thread1of1ForFork0_#t~ite26_Out1802801382| ~z$w_buff0_used~0_In1802801382) .cse1 (= |P2Thread1of1ForFork0_#t~ite26_Out1802801382| |P2Thread1of1ForFork0_#t~ite27_Out1802801382|)) (and (= |P2Thread1of1ForFork0_#t~ite26_In1802801382| |P2Thread1of1ForFork0_#t~ite26_Out1802801382|) (= |P2Thread1of1ForFork0_#t~ite27_Out1802801382| ~z$w_buff0_used~0_In1802801382) (not .cse1)))) InVars {P2Thread1of1ForFork0_#t~ite26=|P2Thread1of1ForFork0_#t~ite26_In1802801382|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In1802801382, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1802801382, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1802801382, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In1802801382, ~weak$$choice2~0=~weak$$choice2~0_In1802801382} OutVars{P2Thread1of1ForFork0_#t~ite26=|P2Thread1of1ForFork0_#t~ite26_Out1802801382|, P2Thread1of1ForFork0_#t~ite27=|P2Thread1of1ForFork0_#t~ite27_Out1802801382|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In1802801382, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1802801382, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1802801382, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In1802801382, ~weak$$choice2~0=~weak$$choice2~0_In1802801382} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite26, P2Thread1of1ForFork0_#t~ite27] because there is no mapped edge [2019-12-07 16:25:15,509 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [810] [810] L792-->L793: Formula: (and (= v_~z$r_buff0_thd3~0_99 v_~z$r_buff0_thd3~0_100) (not (= 0 (mod v_~weak$$choice2~0_30 256)))) InVars {~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_100, ~weak$$choice2~0=v_~weak$$choice2~0_30} OutVars{P2Thread1of1ForFork0_#t~ite33=|v_P2Thread1of1ForFork0_#t~ite33_7|, P2Thread1of1ForFork0_#t~ite32=|v_P2Thread1of1ForFork0_#t~ite32_9|, ~z$r_buff0_thd3~0=v_~z$r_buff0_thd3~0_99, P2Thread1of1ForFork0_#t~ite31=|v_P2Thread1of1ForFork0_#t~ite31_6|, ~weak$$choice2~0=v_~weak$$choice2~0_30} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite33, P2Thread1of1ForFork0_#t~ite32, ~z$r_buff0_thd3~0, P2Thread1of1ForFork0_#t~ite31] because there is no mapped edge [2019-12-07 16:25:15,510 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [828] [828] L747-->L747-2: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff0_thd1~0_In439139011 256))) (.cse1 (= 0 (mod ~z$w_buff0_used~0_In439139011 256)))) (or (and (not .cse0) (= 0 |P0Thread1of1ForFork1_#t~ite5_Out439139011|) (not .cse1)) (and (or .cse0 .cse1) (= ~z$w_buff0_used~0_In439139011 |P0Thread1of1ForFork1_#t~ite5_Out439139011|)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In439139011, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In439139011} OutVars{P0Thread1of1ForFork1_#t~ite5=|P0Thread1of1ForFork1_#t~ite5_Out439139011|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In439139011, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In439139011} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite5] because there is no mapped edge [2019-12-07 16:25:15,510 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [814] [814] L795-->L799: Formula: (and (not (= (mod v_~z$flush_delayed~0_8 256) 0)) (= 0 v_~z$flush_delayed~0_7) (= v_~z~0_50 v_~z$mem_tmp~0_5)) InVars {~z$mem_tmp~0=v_~z$mem_tmp~0_5, ~z$flush_delayed~0=v_~z$flush_delayed~0_8} OutVars{P2Thread1of1ForFork0_#t~ite37=|v_P2Thread1of1ForFork0_#t~ite37_5|, ~z$mem_tmp~0=v_~z$mem_tmp~0_5, ~z$flush_delayed~0=v_~z$flush_delayed~0_7, ~z~0=v_~z~0_50} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite37, ~z$flush_delayed~0, ~z~0] because there is no mapped edge [2019-12-07 16:25:15,510 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [827] [827] L799-2-->L799-5: Formula: (let ((.cse0 (= 0 (mod ~z$w_buff1_used~0_In1375098561 256))) (.cse1 (= 0 (mod ~z$r_buff1_thd3~0_In1375098561 256))) (.cse2 (= |P2Thread1of1ForFork0_#t~ite38_Out1375098561| |P2Thread1of1ForFork0_#t~ite39_Out1375098561|))) (or (and (= |P2Thread1of1ForFork0_#t~ite38_Out1375098561| ~z~0_In1375098561) (or .cse0 .cse1) .cse2) (and (not .cse0) (= |P2Thread1of1ForFork0_#t~ite38_Out1375098561| ~z$w_buff1~0_In1375098561) (not .cse1) .cse2))) InVars {~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1375098561, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1375098561, ~z$w_buff1~0=~z$w_buff1~0_In1375098561, ~z~0=~z~0_In1375098561} OutVars{P2Thread1of1ForFork0_#t~ite39=|P2Thread1of1ForFork0_#t~ite39_Out1375098561|, P2Thread1of1ForFork0_#t~ite38=|P2Thread1of1ForFork0_#t~ite38_Out1375098561|, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In1375098561, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1375098561, ~z$w_buff1~0=~z$w_buff1~0_In1375098561, ~z~0=~z~0_In1375098561} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite39, P2Thread1of1ForFork0_#t~ite38] because there is no mapped edge [2019-12-07 16:25:15,511 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [843] [843] L800-->L800-2: Formula: (let ((.cse1 (= (mod ~z$r_buff0_thd3~0_In260823075 256) 0)) (.cse0 (= (mod ~z$w_buff0_used~0_In260823075 256) 0))) (or (and (not .cse0) (not .cse1) (= 0 |P2Thread1of1ForFork0_#t~ite40_Out260823075|)) (and (or .cse1 .cse0) (= |P2Thread1of1ForFork0_#t~ite40_Out260823075| ~z$w_buff0_used~0_In260823075)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In260823075, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In260823075} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In260823075, P2Thread1of1ForFork0_#t~ite40=|P2Thread1of1ForFork0_#t~ite40_Out260823075|, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In260823075} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite40] because there is no mapped edge [2019-12-07 16:25:15,511 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [836] [836] L801-->L801-2: Formula: (let ((.cse1 (= 0 (mod ~z$r_buff1_thd3~0_In386598775 256))) (.cse0 (= (mod ~z$w_buff1_used~0_In386598775 256) 0)) (.cse2 (= 0 (mod ~z$w_buff0_used~0_In386598775 256))) (.cse3 (= (mod ~z$r_buff0_thd3~0_In386598775 256) 0))) (or (and (or .cse0 .cse1) (or .cse2 .cse3) (= |P2Thread1of1ForFork0_#t~ite41_Out386598775| ~z$w_buff1_used~0_In386598775)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse2) (not .cse3))) (= |P2Thread1of1ForFork0_#t~ite41_Out386598775| 0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In386598775, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In386598775, ~z$w_buff1_used~0=~z$w_buff1_used~0_In386598775, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In386598775} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In386598775, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In386598775, ~z$w_buff1_used~0=~z$w_buff1_used~0_In386598775, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In386598775, P2Thread1of1ForFork0_#t~ite41=|P2Thread1of1ForFork0_#t~ite41_Out386598775|} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite41] because there is no mapped edge [2019-12-07 16:25:15,512 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [824] [824] L802-->L802-2: Formula: (let ((.cse1 (= (mod ~z$w_buff0_used~0_In-380531429 256) 0)) (.cse0 (= 0 (mod ~z$r_buff0_thd3~0_In-380531429 256)))) (or (and (not .cse0) (not .cse1) (= 0 |P2Thread1of1ForFork0_#t~ite42_Out-380531429|)) (and (= ~z$r_buff0_thd3~0_In-380531429 |P2Thread1of1ForFork0_#t~ite42_Out-380531429|) (or .cse1 .cse0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-380531429, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-380531429} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In-380531429, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-380531429, P2Thread1of1ForFork0_#t~ite42=|P2Thread1of1ForFork0_#t~ite42_Out-380531429|} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite42] because there is no mapped edge [2019-12-07 16:25:15,512 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [846] [846] L803-->L803-2: Formula: (let ((.cse3 (= (mod ~z$w_buff0_used~0_In-988525752 256) 0)) (.cse2 (= 0 (mod ~z$r_buff0_thd3~0_In-988525752 256))) (.cse1 (= 0 (mod ~z$w_buff1_used~0_In-988525752 256))) (.cse0 (= (mod ~z$r_buff1_thd3~0_In-988525752 256) 0))) (or (and (or .cse0 .cse1) (or .cse2 .cse3) (= ~z$r_buff1_thd3~0_In-988525752 |P2Thread1of1ForFork0_#t~ite43_Out-988525752|)) (and (or (and (not .cse3) (not .cse2)) (and (not .cse1) (not .cse0))) (= |P2Thread1of1ForFork0_#t~ite43_Out-988525752| 0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-988525752, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In-988525752, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-988525752, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-988525752} OutVars{P2Thread1of1ForFork0_#t~ite43=|P2Thread1of1ForFork0_#t~ite43_Out-988525752|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-988525752, ~z$r_buff1_thd3~0=~z$r_buff1_thd3~0_In-988525752, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-988525752, ~z$r_buff0_thd3~0=~z$r_buff0_thd3~0_In-988525752} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#t~ite43] because there is no mapped edge [2019-12-07 16:25:15,512 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [859] [859] L803-2-->P2EXIT: Formula: (and (= |v_P2Thread1of1ForFork0_#res.base_3| 0) (= (+ v_~__unbuffered_cnt~0_49 1) v_~__unbuffered_cnt~0_48) (= v_~z$r_buff1_thd3~0_143 |v_P2Thread1of1ForFork0_#t~ite43_28|) (= |v_P2Thread1of1ForFork0_#res.offset_3| 0)) InVars {P2Thread1of1ForFork0_#t~ite43=|v_P2Thread1of1ForFork0_#t~ite43_28|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_49} OutVars{P2Thread1of1ForFork0_#res.base=|v_P2Thread1of1ForFork0_#res.base_3|, P2Thread1of1ForFork0_#t~ite43=|v_P2Thread1of1ForFork0_#t~ite43_27|, ~z$r_buff1_thd3~0=v_~z$r_buff1_thd3~0_143, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_48, P2Thread1of1ForFork0_#res.offset=|v_P2Thread1of1ForFork0_#res.offset_3|} AuxVars[] AssignedVars[P2Thread1of1ForFork0_#res.base, P2Thread1of1ForFork0_#t~ite43, ~z$r_buff1_thd3~0, ~__unbuffered_cnt~0, P2Thread1of1ForFork0_#res.offset] because there is no mapped edge [2019-12-07 16:25:15,512 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [847] [847] L748-->L748-2: Formula: (let ((.cse0 (= 0 (mod ~z$w_buff0_used~0_In1407019002 256))) (.cse1 (= (mod ~z$r_buff0_thd1~0_In1407019002 256) 0)) (.cse3 (= 0 (mod ~z$r_buff1_thd1~0_In1407019002 256))) (.cse2 (= (mod ~z$w_buff1_used~0_In1407019002 256) 0))) (or (and (= ~z$w_buff1_used~0_In1407019002 |P0Thread1of1ForFork1_#t~ite6_Out1407019002|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (or (and (not .cse0) (not .cse1)) (and (not .cse3) (not .cse2))) (= 0 |P0Thread1of1ForFork1_#t~ite6_Out1407019002|)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In1407019002, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1407019002, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1407019002, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1407019002} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In1407019002, P0Thread1of1ForFork1_#t~ite6=|P0Thread1of1ForFork1_#t~ite6_Out1407019002|, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1407019002, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1407019002, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1407019002} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite6] because there is no mapped edge [2019-12-07 16:25:15,513 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [845] [845] L749-->L750: Formula: (let ((.cse1 (= 0 (mod ~z$w_buff0_used~0_In2005253206 256))) (.cse2 (= (mod ~z$r_buff0_thd1~0_In2005253206 256) 0)) (.cse0 (= ~z$r_buff0_thd1~0_In2005253206 ~z$r_buff0_thd1~0_Out2005253206))) (or (and .cse0 .cse1) (and (not .cse2) (= 0 ~z$r_buff0_thd1~0_Out2005253206) (not .cse1)) (and .cse2 .cse0))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In2005253206, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In2005253206} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In2005253206, P0Thread1of1ForFork1_#t~ite7=|P0Thread1of1ForFork1_#t~ite7_Out2005253206|, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_Out2005253206} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite7, ~z$r_buff0_thd1~0] because there is no mapped edge [2019-12-07 16:25:15,513 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [840] [840] L750-->L750-2: Formula: (let ((.cse0 (= 0 (mod ~z$w_buff0_used~0_In1825162012 256))) (.cse1 (= 0 (mod ~z$r_buff0_thd1~0_In1825162012 256))) (.cse3 (= 0 (mod ~z$w_buff1_used~0_In1825162012 256))) (.cse2 (= 0 (mod ~z$r_buff1_thd1~0_In1825162012 256)))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= |P0Thread1of1ForFork1_#t~ite8_Out1825162012| 0)) (and (= |P0Thread1of1ForFork1_#t~ite8_Out1825162012| ~z$r_buff1_thd1~0_In1825162012) (or .cse0 .cse1) (or .cse3 .cse2)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In1825162012, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1825162012, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1825162012, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1825162012} OutVars{P0Thread1of1ForFork1_#t~ite8=|P0Thread1of1ForFork1_#t~ite8_Out1825162012|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In1825162012, ~z$r_buff1_thd1~0=~z$r_buff1_thd1~0_In1825162012, ~z$w_buff1_used~0=~z$w_buff1_used~0_In1825162012, ~z$r_buff0_thd1~0=~z$r_buff0_thd1~0_In1825162012} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite8] because there is no mapped edge [2019-12-07 16:25:15,513 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [866] [866] L750-2-->P0EXIT: Formula: (and (= v_~z$r_buff1_thd1~0_100 |v_P0Thread1of1ForFork1_#t~ite8_42|) (= 0 |v_P0Thread1of1ForFork1_#res.base_3|) (= 0 |v_P0Thread1of1ForFork1_#res.offset_3|) (= (+ v_~__unbuffered_cnt~0_67 1) v_~__unbuffered_cnt~0_66)) InVars {P0Thread1of1ForFork1_#t~ite8=|v_P0Thread1of1ForFork1_#t~ite8_42|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_67} OutVars{P0Thread1of1ForFork1_#t~ite8=|v_P0Thread1of1ForFork1_#t~ite8_41|, P0Thread1of1ForFork1_#res.offset=|v_P0Thread1of1ForFork1_#res.offset_3|, ~z$r_buff1_thd1~0=v_~z$r_buff1_thd1~0_100, P0Thread1of1ForFork1_#res.base=|v_P0Thread1of1ForFork1_#res.base_3|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_66} AuxVars[] AssignedVars[P0Thread1of1ForFork1_#t~ite8, P0Thread1of1ForFork1_#res.offset, ~z$r_buff1_thd1~0, P0Thread1of1ForFork1_#res.base, ~__unbuffered_cnt~0] because there is no mapped edge [2019-12-07 16:25:15,513 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [837] [837] L770-->L770-2: Formula: (let ((.cse3 (= (mod ~z$r_buff1_thd2~0_In-1799265621 256) 0)) (.cse2 (= 0 (mod ~z$w_buff1_used~0_In-1799265621 256))) (.cse1 (= (mod ~z$w_buff0_used~0_In-1799265621 256) 0)) (.cse0 (= (mod ~z$r_buff0_thd2~0_In-1799265621 256) 0))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= 0 |P1Thread1of1ForFork2_#t~ite14_Out-1799265621|)) (and (= ~z$r_buff1_thd2~0_In-1799265621 |P1Thread1of1ForFork2_#t~ite14_Out-1799265621|) (or .cse3 .cse2) (or .cse1 .cse0)))) InVars {~z$w_buff0_used~0=~z$w_buff0_used~0_In-1799265621, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In-1799265621, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1799265621, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-1799265621} OutVars{~z$w_buff0_used~0=~z$w_buff0_used~0_In-1799265621, ~z$r_buff1_thd2~0=~z$r_buff1_thd2~0_In-1799265621, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1799265621, P1Thread1of1ForFork2_#t~ite14=|P1Thread1of1ForFork2_#t~ite14_Out-1799265621|, ~z$r_buff0_thd2~0=~z$r_buff0_thd2~0_In-1799265621} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#t~ite14] because there is no mapped edge [2019-12-07 16:25:15,513 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [872] [872] L770-2-->P1EXIT: Formula: (and (= 0 |v_P1Thread1of1ForFork2_#res.offset_3|) (= 0 |v_P1Thread1of1ForFork2_#res.base_3|) (= v_~z$r_buff1_thd2~0_120 |v_P1Thread1of1ForFork2_#t~ite14_32|) (= v_~__unbuffered_cnt~0_76 (+ v_~__unbuffered_cnt~0_77 1))) InVars {~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_77, P1Thread1of1ForFork2_#t~ite14=|v_P1Thread1of1ForFork2_#t~ite14_32|} OutVars{P1Thread1of1ForFork2_#res.offset=|v_P1Thread1of1ForFork2_#res.offset_3|, ~z$r_buff1_thd2~0=v_~z$r_buff1_thd2~0_120, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_76, P1Thread1of1ForFork2_#t~ite14=|v_P1Thread1of1ForFork2_#t~ite14_31|, P1Thread1of1ForFork2_#res.base=|v_P1Thread1of1ForFork2_#res.base_3|} AuxVars[] AssignedVars[P1Thread1of1ForFork2_#res.offset, ~z$r_buff1_thd2~0, ~__unbuffered_cnt~0, P1Thread1of1ForFork2_#t~ite14, P1Thread1of1ForFork2_#res.base] because there is no mapped edge [2019-12-07 16:25:15,513 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [799] [799] L826-1-->L832: Formula: (and (= v_~main$tmp_guard0~0_7 (ite (= (ite (= 3 v_~__unbuffered_cnt~0_14) 1 0) 0) 0 1)) (not (= (mod v_~main$tmp_guard0~0_7 256) 0))) InVars {~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_14} OutVars{ULTIMATE.start_main_#t~nondet46=|v_ULTIMATE.start_main_#t~nondet46_6|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_14, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_7} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~nondet46, ~main$tmp_guard0~0] because there is no mapped edge [2019-12-07 16:25:15,514 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [825] [825] L832-2-->L832-5: Formula: (let ((.cse2 (= (mod ~z$w_buff1_used~0_In-1032287144 256) 0)) (.cse0 (= |ULTIMATE.start_main_#t~ite48_Out-1032287144| |ULTIMATE.start_main_#t~ite47_Out-1032287144|)) (.cse1 (= 0 (mod ~z$r_buff1_thd0~0_In-1032287144 256)))) (or (and .cse0 (= |ULTIMATE.start_main_#t~ite47_Out-1032287144| ~z~0_In-1032287144) (or .cse1 .cse2)) (and (not .cse2) .cse0 (= |ULTIMATE.start_main_#t~ite47_Out-1032287144| ~z$w_buff1~0_In-1032287144) (not .cse1)))) InVars {~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-1032287144, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1032287144, ~z$w_buff1~0=~z$w_buff1~0_In-1032287144, ~z~0=~z~0_In-1032287144} OutVars{~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-1032287144, ULTIMATE.start_main_#t~ite47=|ULTIMATE.start_main_#t~ite47_Out-1032287144|, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-1032287144, ~z$w_buff1~0=~z$w_buff1~0_In-1032287144, ULTIMATE.start_main_#t~ite48=|ULTIMATE.start_main_#t~ite48_Out-1032287144|, ~z~0=~z~0_In-1032287144} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite47, ULTIMATE.start_main_#t~ite48] because there is no mapped edge [2019-12-07 16:25:15,514 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [839] [839] L833-->L833-2: Formula: (let ((.cse0 (= (mod ~z$r_buff0_thd0~0_In-254870859 256) 0)) (.cse1 (= (mod ~z$w_buff0_used~0_In-254870859 256) 0))) (or (and (= 0 |ULTIMATE.start_main_#t~ite49_Out-254870859|) (not .cse0) (not .cse1)) (and (or .cse0 .cse1) (= ~z$w_buff0_used~0_In-254870859 |ULTIMATE.start_main_#t~ite49_Out-254870859|)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-254870859, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-254870859} OutVars{~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-254870859, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-254870859, ULTIMATE.start_main_#t~ite49=|ULTIMATE.start_main_#t~ite49_Out-254870859|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite49] because there is no mapped edge [2019-12-07 16:25:15,514 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [830] [830] L834-->L834-2: Formula: (let ((.cse1 (= 0 (mod ~z$w_buff1_used~0_In-535386570 256))) (.cse0 (= (mod ~z$r_buff1_thd0~0_In-535386570 256) 0)) (.cse3 (= (mod ~z$w_buff0_used~0_In-535386570 256) 0)) (.cse2 (= (mod ~z$r_buff0_thd0~0_In-535386570 256) 0))) (or (and (= ~z$w_buff1_used~0_In-535386570 |ULTIMATE.start_main_#t~ite50_Out-535386570|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse3) (not .cse2))) (= |ULTIMATE.start_main_#t~ite50_Out-535386570| 0)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-535386570, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-535386570, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-535386570, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-535386570} OutVars{ULTIMATE.start_main_#t~ite50=|ULTIMATE.start_main_#t~ite50_Out-535386570|, ~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-535386570, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-535386570, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-535386570, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-535386570} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite50] because there is no mapped edge [2019-12-07 16:25:15,515 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [821] [821] L835-->L835-2: Formula: (let ((.cse0 (= 0 (mod ~z$r_buff0_thd0~0_In-1337138042 256))) (.cse1 (= 0 (mod ~z$w_buff0_used~0_In-1337138042 256)))) (or (and (or .cse0 .cse1) (= ~z$r_buff0_thd0~0_In-1337138042 |ULTIMATE.start_main_#t~ite51_Out-1337138042|)) (and (= 0 |ULTIMATE.start_main_#t~ite51_Out-1337138042|) (not .cse0) (not .cse1)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-1337138042, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-1337138042} OutVars{~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-1337138042, ULTIMATE.start_main_#t~ite51=|ULTIMATE.start_main_#t~ite51_Out-1337138042|, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-1337138042} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite51] because there is no mapped edge [2019-12-07 16:25:15,515 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [834] [834] L836-->L836-2: Formula: (let ((.cse1 (= (mod ~z$w_buff0_used~0_In-872037224 256) 0)) (.cse0 (= (mod ~z$r_buff0_thd0~0_In-872037224 256) 0)) (.cse2 (= 0 (mod ~z$w_buff1_used~0_In-872037224 256))) (.cse3 (= 0 (mod ~z$r_buff1_thd0~0_In-872037224 256)))) (or (and (or .cse0 .cse1) (= ~z$r_buff1_thd0~0_In-872037224 |ULTIMATE.start_main_#t~ite52_Out-872037224|) (or .cse2 .cse3)) (and (or (and (not .cse1) (not .cse0)) (and (not .cse2) (not .cse3))) (= 0 |ULTIMATE.start_main_#t~ite52_Out-872037224|)))) InVars {~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-872037224, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-872037224, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-872037224, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-872037224} OutVars{ULTIMATE.start_main_#t~ite52=|ULTIMATE.start_main_#t~ite52_Out-872037224|, ~z$r_buff0_thd0~0=~z$r_buff0_thd0~0_In-872037224, ~z$w_buff0_used~0=~z$w_buff0_used~0_In-872037224, ~z$r_buff1_thd0~0=~z$r_buff1_thd0~0_In-872037224, ~z$w_buff1_used~0=~z$w_buff1_used~0_In-872037224} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite52] because there is no mapped edge [2019-12-07 16:25:15,515 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [879] [879] L836-2-->ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION: Formula: (and (= v_~main$tmp_guard1~0_20 (ite (= 0 (ite (not (and (= 0 v_~__unbuffered_p1_EAX~0_25) (= 0 v_~__unbuffered_p0_EAX~0_99) (= 0 v_~__unbuffered_p2_EAX~0_26))) 1 0)) 0 1)) (= v_ULTIMATE.start___VERIFIER_assert_~expression_19 |v_ULTIMATE.start___VERIFIER_assert_#in~expression_13|) (= v_~z$r_buff1_thd0~0_143 |v_ULTIMATE.start_main_#t~ite52_43|) (= |v_ULTIMATE.start___VERIFIER_assert_#in~expression_13| (mod v_~main$tmp_guard1~0_20 256)) (= v_ULTIMATE.start___VERIFIER_assert_~expression_19 0)) InVars {~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_99, ULTIMATE.start_main_#t~ite52=|v_ULTIMATE.start_main_#t~ite52_43|, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_25, ~__unbuffered_p2_EAX~0=v_~__unbuffered_p2_EAX~0_26} OutVars{~__unbuffered_p0_EAX~0=v_~__unbuffered_p0_EAX~0_99, ULTIMATE.start_main_#t~ite52=|v_ULTIMATE.start_main_#t~ite52_42|, ULTIMATE.start___VERIFIER_assert_~expression=v_ULTIMATE.start___VERIFIER_assert_~expression_19, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_25, ~z$r_buff1_thd0~0=v_~z$r_buff1_thd0~0_143, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_20, ~__unbuffered_p2_EAX~0=v_~__unbuffered_p2_EAX~0_26, ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_13|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite52, ULTIMATE.start___VERIFIER_assert_~expression, ~z$r_buff1_thd0~0, ~main$tmp_guard1~0, ULTIMATE.start___VERIFIER_assert_#in~expression] because there is no mapped edge [2019-12-07 16:25:15,569 INFO L141 WitnessManager]: Wrote witness to /tmp/vcloud-vcloud-master/worker/run_dir_159dced2-5647-41c4-91d9-5ab291cc3493/bin/uautomizer/witness.graphml [2019-12-07 16:25:15,569 INFO L132 PluginConnector]: ------------------------ END Witness Printer---------------------------- [2019-12-07 16:25:15,570 INFO L168 Benchmark]: Toolchain (without parser) took 133635.92 ms. Allocated memory was 1.0 GB in the beginning and 6.5 GB in the end (delta: 5.5 GB). Free memory was 937.1 MB in the beginning and 4.7 GB in the end (delta: -3.8 GB). Peak memory consumption was 1.7 GB. Max. memory is 11.5 GB. [2019-12-07 16:25:15,570 INFO L168 Benchmark]: CDTParser took 0.16 ms. Allocated memory is still 1.0 GB. Free memory is still 958.7 MB. There was no memory consumed. Max. memory is 11.5 GB. [2019-12-07 16:25:15,571 INFO L168 Benchmark]: CACSL2BoogieTranslator took 388.53 ms. Allocated memory was 1.0 GB in the beginning and 1.1 GB in the end (delta: 101.2 MB). Free memory was 937.1 MB in the beginning and 1.1 GB in the end (delta: -131.8 MB). Peak memory consumption was 18.5 MB. Max. memory is 11.5 GB. [2019-12-07 16:25:15,571 INFO L168 Benchmark]: Boogie Procedure Inliner took 39.37 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.1 GB in the end (delta: 5.4 MB). Peak memory consumption was 5.4 MB. Max. memory is 11.5 GB. [2019-12-07 16:25:15,571 INFO L168 Benchmark]: Boogie Preprocessor took 27.23 ms. Allocated memory is still 1.1 GB. Free memory is still 1.1 GB. There was no memory consumed. Max. memory is 11.5 GB. [2019-12-07 16:25:15,571 INFO L168 Benchmark]: RCFGBuilder took 429.17 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.0 GB in the end (delta: 55.2 MB). Peak memory consumption was 55.2 MB. Max. memory is 11.5 GB. [2019-12-07 16:25:15,572 INFO L168 Benchmark]: TraceAbstraction took 132678.63 ms. Allocated memory was 1.1 GB in the beginning and 6.5 GB in the end (delta: 5.4 GB). Free memory was 1.0 GB in the beginning and 4.8 GB in the end (delta: -3.8 GB). Peak memory consumption was 1.6 GB. Max. memory is 11.5 GB. [2019-12-07 16:25:15,572 INFO L168 Benchmark]: Witness Printer took 69.57 ms. Allocated memory is still 6.5 GB. Free memory was 4.8 GB in the beginning and 4.7 GB in the end (delta: 37.7 MB). Peak memory consumption was 37.7 MB. Max. memory is 11.5 GB. [2019-12-07 16:25:15,573 INFO L335 ainManager$Toolchain]: ####################### End [Toolchain 1] ####################### --- Results --- * Results from de.uni_freiburg.informatik.ultimate.core: - StatisticsResult: Toolchain Benchmarks Benchmark results are: * CDTParser took 0.16 ms. Allocated memory is still 1.0 GB. Free memory is still 958.7 MB. There was no memory consumed. Max. memory is 11.5 GB. * CACSL2BoogieTranslator took 388.53 ms. Allocated memory was 1.0 GB in the beginning and 1.1 GB in the end (delta: 101.2 MB). Free memory was 937.1 MB in the beginning and 1.1 GB in the end (delta: -131.8 MB). Peak memory consumption was 18.5 MB. Max. memory is 11.5 GB. * Boogie Procedure Inliner took 39.37 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.1 GB in the end (delta: 5.4 MB). Peak memory consumption was 5.4 MB. Max. memory is 11.5 GB. * Boogie Preprocessor took 27.23 ms. Allocated memory is still 1.1 GB. Free memory is still 1.1 GB. There was no memory consumed. Max. memory is 11.5 GB. * RCFGBuilder took 429.17 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.0 GB in the end (delta: 55.2 MB). Peak memory consumption was 55.2 MB. Max. memory is 11.5 GB. * TraceAbstraction took 132678.63 ms. Allocated memory was 1.1 GB in the beginning and 6.5 GB in the end (delta: 5.4 GB). Free memory was 1.0 GB in the beginning and 4.8 GB in the end (delta: -3.8 GB). Peak memory consumption was 1.6 GB. Max. memory is 11.5 GB. * Witness Printer took 69.57 ms. Allocated memory is still 6.5 GB. Free memory was 4.8 GB in the beginning and 4.7 GB in the end (delta: 37.7 MB). Peak memory consumption was 37.7 MB. Max. memory is 11.5 GB. * Results from de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction: - StatisticsResult: PetriNetLargeBlockEncoding benchmarks LbeTime: 3.3s, 176 ProgramPointsBefore, 95 ProgramPointsAfterwards, 213 TransitionsBefore, 107 TransitionsAfterwards, 19004 CoEnabledTransitionPairs, 12 FixpointIterations, 33 TrivialSequentialCompositions, 55 ConcurrentSequentialCompositions, 0 TrivialYvCompositions, 33 ConcurrentYvCompositions, 29 ChoiceCompositions, 7276 VarBasedMoverChecksPositive, 432 VarBasedMoverChecksNegative, 272 SemBasedMoverChecksPositive, 254 SemBasedMoverChecksNegative, 0 SemBasedMoverChecksUnknown, SemBasedMoverCheckTime: 1.1s, 0 MoverChecksTotal, 130045 CheckedPairsTotal, 121 TotalNumberOfCompositions - CounterExampleResult [Line: 4]: a call of __VERIFIER_error() is reachable a call of __VERIFIER_error() is reachable We found a FailurePath: [L822] FCALL, FORK 0 pthread_create(&t1570, ((void *)0), P0, ((void *)0)) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=0, y=0, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=0, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=0, z$w_buff0_used=0, z$w_buff1=0, z$w_buff1_used=0] [L731] 1 z$w_buff1 = z$w_buff0 [L732] 1 z$w_buff0 = 1 [L733] 1 z$w_buff1_used = z$w_buff0_used [L734] 1 z$w_buff0_used = (_Bool)1 [L746] EXPR 1 z$w_buff0_used && z$r_buff0_thd1 ? z$w_buff0 : (z$w_buff1_used && z$r_buff1_thd1 ? z$w_buff1 : z) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=0, y=0, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff1=0, z$w_buff1_used=0] [L824] FCALL, FORK 0 pthread_create(&t1571, ((void *)0), P1, ((void *)0)) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=0, y=0, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff1=0, z$w_buff1_used=0] [L760] 2 x = 1 [L763] 2 __unbuffered_p1_EAX = y VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=0, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff1=0, z$w_buff1_used=0] [L766] 2 z$w_buff0_used && z$r_buff0_thd2 ? z$w_buff0 : (z$w_buff1_used && z$r_buff1_thd2 ? z$w_buff1 : z) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=0, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff1=0, z$w_buff1_used=0] [L767] 2 z$w_buff0_used = z$w_buff0_used && z$r_buff0_thd2 ? (_Bool)0 : z$w_buff0_used [L826] FCALL, FORK 0 pthread_create(&t1572, ((void *)0), P2, ((void *)0)) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=0, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 || z$w_buff1_used && z$r_buff1_thd2 ? (_Bool)0 : z$w_buff1_used=0, z$w_buff1=0, z$w_buff1_used=0] [L780] 3 y = 1 [L783] 3 weak$$choice0 = __VERIFIER_nondet_bool() [L784] 3 weak$$choice2 = __VERIFIER_nondet_bool() [L785] 3 z$flush_delayed = weak$$choice2 [L786] 3 z$mem_tmp = z VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, x=1, y=1, z=0, z$flush_delayed=1, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 || z$w_buff1_used && z$r_buff1_thd2 ? (_Bool)0 : z$w_buff1_used=0, z$w_buff1=0, z$w_buff1_used=0] [L787] EXPR 3 !z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : z$w_buff1) VAL [!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : z$w_buff1)=0, __unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, x=1, y=1, z=0, z$flush_delayed=1, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 || z$w_buff1_used && z$r_buff1_thd2 ? (_Bool)0 : z$w_buff1_used=0, z$w_buff1=0, z$w_buff1_used=0] [L787] 3 z = !z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : z$w_buff1) [L788] EXPR 3 weak$$choice2 ? z$w_buff0 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff0 : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : z$w_buff0)) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, weak$$choice2 ? z$w_buff0 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff0 : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : z$w_buff0))=1, x=1, y=1, z=0, z$flush_delayed=1, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 || z$w_buff1_used && z$r_buff1_thd2 ? (_Bool)0 : z$w_buff1_used=0, z$w_buff1=0, z$w_buff1_used=0] [L768] 2 z$w_buff1_used = z$w_buff0_used && z$r_buff0_thd2 || z$w_buff1_used && z$r_buff1_thd2 ? (_Bool)0 : z$w_buff1_used [L788] 3 z$w_buff0 = weak$$choice2 ? z$w_buff0 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff0 : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : z$w_buff0)) [L789] EXPR 3 weak$$choice2 ? z$w_buff1 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff1 : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff1 : z$w_buff1)) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, weak$$choice2 ? z$w_buff1 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff1 : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff1 : z$w_buff1))=0, x=1, y=1, z=0, z$flush_delayed=1, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 ? (_Bool)0 : z$r_buff0_thd2=0, z$w_buff1=0, z$w_buff1_used=0] [L789] 3 z$w_buff1 = weak$$choice2 ? z$w_buff1 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff1 : (z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff1 : z$w_buff1)) [L790] 3 z$w_buff0_used = weak$$choice2 ? z$w_buff0_used : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff0_used : (z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : z$w_buff0_used)) [L791] EXPR 3 weak$$choice2 ? z$w_buff1_used : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff1_used : (z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : (_Bool)0)) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, weak$$choice2 ? z$w_buff1_used : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff1_used : (z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : (_Bool)0))=0, x=1, y=1, z=0, z$flush_delayed=1, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 ? (_Bool)0 : z$r_buff0_thd2=0, z$w_buff1=0, z$w_buff1_used=0] [L791] 3 z$w_buff1_used = weak$$choice2 ? z$w_buff1_used : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$w_buff1_used : (z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : (_Bool)0)) [L793] EXPR 3 weak$$choice2 ? z$r_buff1_thd3 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$r_buff1_thd3 : (z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : (_Bool)0)) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, weak$$choice2 ? z$r_buff1_thd3 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$r_buff1_thd3 : (z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : (_Bool)0))=0, x=1, y=1, z=0, z$flush_delayed=1, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 ? (_Bool)0 : z$r_buff0_thd2=0, z$w_buff1=0, z$w_buff1_used=0] [L793] 3 z$r_buff1_thd3 = weak$$choice2 ? z$r_buff1_thd3 : (!z$w_buff0_used || !z$r_buff0_thd3 && !z$w_buff1_used || !z$r_buff0_thd3 && !z$r_buff1_thd3 ? z$r_buff1_thd3 : (z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : (_Bool)0)) [L794] 3 __unbuffered_p2_EAX = z VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, x=1, y=1, z=0, z$flush_delayed=1, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=1, z$w_buff0_used && z$r_buff0_thd2 ? (_Bool)0 : z$r_buff0_thd2=0, z$w_buff1=0, z$w_buff1_used=0] [L746] 1 z = z$w_buff0_used && z$r_buff0_thd1 ? z$w_buff0 : (z$w_buff1_used && z$r_buff1_thd1 ? z$w_buff1 : z) [L747] 1 z$w_buff0_used = z$w_buff0_used && z$r_buff0_thd1 ? (_Bool)0 : z$w_buff0_used [L799] EXPR 3 z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : (z$w_buff1_used && z$r_buff1_thd3 ? z$w_buff1 : z) VAL [__unbuffered_cnt=0, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, x=1, y=1, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=0, z$w_buff0_used && z$r_buff0_thd2 ? (_Bool)0 : z$r_buff0_thd2=0, z$w_buff1=0, z$w_buff1_used=0] [L799] 3 z = z$w_buff0_used && z$r_buff0_thd3 ? z$w_buff0 : (z$w_buff1_used && z$r_buff1_thd3 ? z$w_buff1 : z) [L800] 3 z$w_buff0_used = z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : z$w_buff0_used [L801] 3 z$w_buff1_used = z$w_buff0_used && z$r_buff0_thd3 || z$w_buff1_used && z$r_buff1_thd3 ? (_Bool)0 : z$w_buff1_used [L802] 3 z$r_buff0_thd3 = z$w_buff0_used && z$r_buff0_thd3 ? (_Bool)0 : z$r_buff0_thd3 [L748] 1 z$w_buff1_used = z$w_buff0_used && z$r_buff0_thd1 || z$w_buff1_used && z$r_buff1_thd1 ? (_Bool)0 : z$w_buff1_used [L769] 2 z$r_buff0_thd2 = z$w_buff0_used && z$r_buff0_thd2 ? (_Bool)0 : z$r_buff0_thd2 [L832] EXPR 0 z$w_buff0_used && z$r_buff0_thd0 ? z$w_buff0 : (z$w_buff1_used && z$r_buff1_thd0 ? z$w_buff1 : z) VAL [\result={0:0}, \result={0:0}, __unbuffered_cnt=3, __unbuffered_p0_EAX=0, __unbuffered_p1_EAX=0, __unbuffered_p2_EAX=0, arg={0:0}, arg={0:0}, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=8, weak$$choice2=1, x=1, y=1, z=0, z$flush_delayed=0, z$mem_tmp=0, z$r_buff0_thd0=0, z$r_buff0_thd1=1, z$r_buff0_thd2=0, z$r_buff0_thd3=0, z$r_buff1_thd0=0, z$r_buff1_thd1=0, z$r_buff1_thd2=0, z$r_buff1_thd3=0, z$read_delayed=0, z$read_delayed_var={0:0}, z$w_buff0=1, z$w_buff0_used=0, z$w_buff1=0, z$w_buff1_used=0] [L832] 0 z = z$w_buff0_used && z$r_buff0_thd0 ? z$w_buff0 : (z$w_buff1_used && z$r_buff1_thd0 ? z$w_buff1 : z) [L833] 0 z$w_buff0_used = z$w_buff0_used && z$r_buff0_thd0 ? (_Bool)0 : z$w_buff0_used [L834] 0 z$w_buff1_used = z$w_buff0_used && z$r_buff0_thd0 || z$w_buff1_used && z$r_buff1_thd0 ? (_Bool)0 : z$w_buff1_used [L835] 0 z$r_buff0_thd0 = z$w_buff0_used && z$r_buff0_thd0 ? (_Bool)0 : z$r_buff0_thd0 - StatisticsResult: Ultimate Automizer benchmark data CFG has 4 procedures, 167 locations, 2 error locations. Result: UNSAFE, OverallTime: 132.5s, OverallIterations: 26, TraceHistogramMax: 1, AutomataDifference: 32.7s, DeadEndRemovalTime: 0.0s, HoareAnnotationTime: 0.0s, HoareTripleCheckerStatistics: 7051 SDtfs, 9165 SDslu, 29573 SDs, 0 SdLazy, 16777 SolverSat, 373 SolverUnsat, 0 SolverUnknown, 0 SolverNotchecked, 10.0s Time, PredicateUnifierStatistics: 0 DeclaredPredicates, 360 GetRequests, 29 SyntacticMatches, 20 SemanticMatches, 311 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 2039 ImplicationChecksByTransitivity, 3.4s Time, 0.0s BasicInterpolantAutomatonTime, BiggestAbstraction: size=237826occurred in iteration=5, traceCheckStatistics: No data available, InterpolantConsolidationStatistics: No data available, PathInvariantsStatistics: No data available, 0/0 InterpolantCoveringCapability, TotalInterpolationStatistics: No data available, 0.0s DumpTime, AutomataMinimizationStatistics: 74.4s AutomataMinimizationTime, 25 MinimizatonAttempts, 362488 StatesRemovedByMinimization, 23 NontrivialMinimizations, HoareAnnotationStatistics: No data available, RefinementEngineStatistics: TRACE_CHECK: 0.0s SsaConstructionTime, 0.2s SatisfiabilityAnalysisTime, 1.7s InterpolantComputationTime, 1088 NumberOfCodeBlocks, 1088 NumberOfCodeBlocksAsserted, 26 NumberOfCheckSat, 996 ConstructedInterpolants, 0 QuantifiedInterpolants, 293150 SizeOfPredicates, 0 NumberOfNonLiveVariables, 0 ConjunctsInSsa, 0 ConjunctsInUnsatCore, 25 InterpolantComputations, 25 PerfectInterpolantSequences, 0/0 InterpolantCoveringCapability, INVARIANT_SYNTHESIS: No data available, INTERPOLANT_CONSOLIDATION: No data available, ABSTRACT_INTERPRETATION: No data available, PDR: No data available, SIFA: No data available, ReuseStatistics: No data available RESULT: Ultimate proved your program to be incorrect! Received shutdown request...