./Ultimate.py --spec ../../sv-benchmarks/c/properties/unreach-call.prp --file ../../sv-benchmarks/c/pthread-wmm/safe010_power.opt.i --full-output --architecture 32bit -------------------------------------------------------------------------------- Checking for ERROR reachability Using default analysis Version f470102c Calling Ultimate with: /usr/lib/jvm/java-8-openjdk-amd64/bin/java -Dosgi.configuration.area=/tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/data/config -Xmx12G -Xms1G -jar /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/plugins/org.eclipse.equinox.launcher_1.3.100.v20150511-1540.jar -data @noDefault -ultimatedata /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/data -tc /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/config/AutomizerReach.xml -i ../../sv-benchmarks/c/pthread-wmm/safe010_power.opt.i -s /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/config/svcomp-Reach-32bit-Automizer_Default.epf --cacsl2boogietranslator.entry.function main --witnessprinter.witness.directory /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer --witnessprinter.witness.filename witness.graphml --witnessprinter.write.witness.besides.input.file false --witnessprinter.graph.data.specification CHECK( init(main()), LTL(G ! call(__VERIFIER_error())) ) --witnessprinter.graph.data.producer Automizer --witnessprinter.graph.data.architecture 32bit --witnessprinter.graph.data.programhash 31d6964eed2cb94ec120d453769c6230ed3a07c6 .............................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................. Execution finished normally Writing output log to file Ultimate.log Writing human readable error path to file UltimateCounterExample.errorpath Result: FALSE --- Real Ultimate output --- This is Ultimate 0.1.25-f470102 [2019-12-07 13:59:29,990 INFO L177 SettingsManager]: Resetting all preferences to default values... [2019-12-07 13:59:29,991 INFO L181 SettingsManager]: Resetting UltimateCore preferences to default values [2019-12-07 13:59:29,998 INFO L184 SettingsManager]: Ultimate Commandline Interface provides no preferences, ignoring... [2019-12-07 13:59:29,998 INFO L181 SettingsManager]: Resetting Boogie Preprocessor preferences to default values [2019-12-07 13:59:29,999 INFO L181 SettingsManager]: Resetting Boogie Procedure Inliner preferences to default values [2019-12-07 13:59:30,000 INFO L181 SettingsManager]: Resetting Abstract Interpretation preferences to default values [2019-12-07 13:59:30,001 INFO L181 SettingsManager]: Resetting LassoRanker preferences to default values [2019-12-07 13:59:30,003 INFO L181 SettingsManager]: Resetting Reaching Definitions preferences to default values [2019-12-07 13:59:30,003 INFO L181 SettingsManager]: Resetting SyntaxChecker preferences to default values [2019-12-07 13:59:30,004 INFO L181 SettingsManager]: Resetting Sifa preferences to default values [2019-12-07 13:59:30,005 INFO L184 SettingsManager]: Büchi Program Product provides no preferences, ignoring... [2019-12-07 13:59:30,005 INFO L181 SettingsManager]: Resetting LTL2Aut preferences to default values [2019-12-07 13:59:30,005 INFO L181 SettingsManager]: Resetting PEA to Boogie preferences to default values [2019-12-07 13:59:30,006 INFO L181 SettingsManager]: Resetting BlockEncodingV2 preferences to default values [2019-12-07 13:59:30,007 INFO L181 SettingsManager]: Resetting ChcToBoogie preferences to default values [2019-12-07 13:59:30,007 INFO L181 SettingsManager]: Resetting AutomataScriptInterpreter preferences to default values [2019-12-07 13:59:30,008 INFO L181 SettingsManager]: Resetting BuchiAutomizer preferences to default values [2019-12-07 13:59:30,009 INFO L181 SettingsManager]: Resetting CACSL2BoogieTranslator preferences to default values [2019-12-07 13:59:30,011 INFO L181 SettingsManager]: Resetting CodeCheck preferences to default values [2019-12-07 13:59:30,012 INFO L181 SettingsManager]: Resetting InvariantSynthesis preferences to default values [2019-12-07 13:59:30,012 INFO L181 SettingsManager]: Resetting RCFGBuilder preferences to default values [2019-12-07 13:59:30,013 INFO L181 SettingsManager]: Resetting Referee preferences to default values [2019-12-07 13:59:30,014 INFO L181 SettingsManager]: Resetting TraceAbstraction preferences to default values [2019-12-07 13:59:30,015 INFO L184 SettingsManager]: TraceAbstractionConcurrent provides no preferences, ignoring... [2019-12-07 13:59:30,015 INFO L184 SettingsManager]: TraceAbstractionWithAFAs provides no preferences, ignoring... [2019-12-07 13:59:30,016 INFO L181 SettingsManager]: Resetting TreeAutomizer preferences to default values [2019-12-07 13:59:30,016 INFO L181 SettingsManager]: Resetting IcfgToChc preferences to default values [2019-12-07 13:59:30,016 INFO L181 SettingsManager]: Resetting IcfgTransformer preferences to default values [2019-12-07 13:59:30,017 INFO L184 SettingsManager]: ReqToTest provides no preferences, ignoring... [2019-12-07 13:59:30,017 INFO L181 SettingsManager]: Resetting Boogie Printer preferences to default values [2019-12-07 13:59:30,017 INFO L181 SettingsManager]: Resetting ChcSmtPrinter preferences to default values [2019-12-07 13:59:30,018 INFO L181 SettingsManager]: Resetting ReqPrinter preferences to default values [2019-12-07 13:59:30,018 INFO L181 SettingsManager]: Resetting Witness Printer preferences to default values [2019-12-07 13:59:30,019 INFO L184 SettingsManager]: Boogie PL CUP Parser provides no preferences, ignoring... [2019-12-07 13:59:30,019 INFO L181 SettingsManager]: Resetting CDTParser preferences to default values [2019-12-07 13:59:30,019 INFO L184 SettingsManager]: AutomataScriptParser provides no preferences, ignoring... [2019-12-07 13:59:30,019 INFO L184 SettingsManager]: ReqParser provides no preferences, ignoring... [2019-12-07 13:59:30,020 INFO L181 SettingsManager]: Resetting SmtParser preferences to default values [2019-12-07 13:59:30,020 INFO L181 SettingsManager]: Resetting Witness Parser preferences to default values [2019-12-07 13:59:30,020 INFO L188 SettingsManager]: Finished resetting all preferences to default values... [2019-12-07 13:59:30,021 INFO L101 SettingsManager]: Beginning loading settings from /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/config/svcomp-Reach-32bit-Automizer_Default.epf [2019-12-07 13:59:30,030 INFO L113 SettingsManager]: Loading preferences was successful [2019-12-07 13:59:30,030 INFO L115 SettingsManager]: Preferences different from defaults after loading the file: [2019-12-07 13:59:30,031 INFO L136 SettingsManager]: Preferences of BlockEncodingV2 differ from their defaults: [2019-12-07 13:59:30,031 INFO L138 SettingsManager]: * Create parallel compositions if possible=false [2019-12-07 13:59:30,031 INFO L138 SettingsManager]: * Use SBE=true [2019-12-07 13:59:30,031 INFO L136 SettingsManager]: Preferences of CACSL2BoogieTranslator differ from their defaults: [2019-12-07 13:59:30,031 INFO L138 SettingsManager]: * sizeof long=4 [2019-12-07 13:59:30,031 INFO L138 SettingsManager]: * Overapproximate operations on floating types=true [2019-12-07 13:59:30,031 INFO L138 SettingsManager]: * sizeof POINTER=4 [2019-12-07 13:59:30,031 INFO L138 SettingsManager]: * Check division by zero=IGNORE [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * Pointer to allocated memory at dereference=IGNORE [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * If two pointers are subtracted or compared they have the same base address=IGNORE [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * Check array bounds for arrays that are off heap=IGNORE [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * sizeof long double=12 [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * Check if freed pointer was valid=false [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * Use constant arrays=true [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * Pointer base address is valid at dereference=IGNORE [2019-12-07 13:59:30,032 INFO L136 SettingsManager]: Preferences of RCFGBuilder differ from their defaults: [2019-12-07 13:59:30,032 INFO L138 SettingsManager]: * Size of a code block=SequenceOfStatements [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * To the following directory=./dump/ [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * SMT solver=External_DefaultMode [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * Command for external solver=z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 [2019-12-07 13:59:30,033 INFO L136 SettingsManager]: Preferences of TraceAbstraction differ from their defaults: [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * Compute Interpolants along a Counterexample=FPandBP [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * Positions where we compute the Hoare Annotation=LoopsAndPotentialCycles [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * Trace refinement strategy=CAMEL [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * Command for external solver=z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in [2019-12-07 13:59:30,033 INFO L138 SettingsManager]: * Compute Hoare Annotation of negated interpolant automaton, abstraction and CFG=true [2019-12-07 13:59:30,034 INFO L138 SettingsManager]: * Trace refinement exception blacklist=NONE [2019-12-07 13:59:30,034 INFO L138 SettingsManager]: * SMT solver=External_ModelsAndUnsatCoreMode Applying setting for plugin de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator: Entry function -> main Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Witness directory -> /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Witness filename -> witness.graphml Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Write witness besides input file -> false Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data specification -> CHECK( init(main()), LTL(G ! call(__VERIFIER_error())) ) Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data producer -> Automizer Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data architecture -> 32bit Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data programhash -> 31d6964eed2cb94ec120d453769c6230ed3a07c6 [2019-12-07 13:59:30,135 INFO L81 nceAwareModelManager]: Repository-Root is: /tmp [2019-12-07 13:59:30,146 INFO L258 ainManager$Toolchain]: [Toolchain 1]: Applicable parser(s) successfully (re)initialized [2019-12-07 13:59:30,149 INFO L214 ainManager$Toolchain]: [Toolchain 1]: Toolchain selected. [2019-12-07 13:59:30,150 INFO L271 PluginConnector]: Initializing CDTParser... [2019-12-07 13:59:30,150 INFO L275 PluginConnector]: CDTParser initialized [2019-12-07 13:59:30,151 INFO L428 ainManager$Toolchain]: [Toolchain 1]: Parsing single file: /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/../../sv-benchmarks/c/pthread-wmm/safe010_power.opt.i [2019-12-07 13:59:30,193 INFO L220 CDTParser]: Created temporary CDT project at /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/data/52f11f793/f4d6db5f52a146f3b5a5abfcf84fb749/FLAG7a2c87d98 [2019-12-07 13:59:30,562 INFO L306 CDTParser]: Found 1 translation units. [2019-12-07 13:59:30,562 INFO L160 CDTParser]: Scanning /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/sv-benchmarks/c/pthread-wmm/safe010_power.opt.i [2019-12-07 13:59:30,572 INFO L349 CDTParser]: About to delete temporary CDT project at /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/data/52f11f793/f4d6db5f52a146f3b5a5abfcf84fb749/FLAG7a2c87d98 [2019-12-07 13:59:30,948 INFO L357 CDTParser]: Successfully deleted /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/data/52f11f793/f4d6db5f52a146f3b5a5abfcf84fb749 [2019-12-07 13:59:30,950 INFO L296 ainManager$Toolchain]: ####################### [Toolchain 1] ####################### [2019-12-07 13:59:30,951 INFO L131 ToolchainWalker]: Walking toolchain with 6 elements. [2019-12-07 13:59:30,952 INFO L113 PluginConnector]: ------------------------CACSL2BoogieTranslator---------------------------- [2019-12-07 13:59:30,952 INFO L271 PluginConnector]: Initializing CACSL2BoogieTranslator... [2019-12-07 13:59:30,954 INFO L275 PluginConnector]: CACSL2BoogieTranslator initialized [2019-12-07 13:59:30,954 INFO L185 PluginConnector]: Executing the observer ACSLObjectContainerObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 07.12 01:59:30" (1/1) ... [2019-12-07 13:59:30,956 INFO L205 PluginConnector]: Invalid model from CACSL2BoogieTranslator for observer de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator.ACSLObjectContainerObserver@98acb32 and model type de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:30, skipping insertion in model container [2019-12-07 13:59:30,957 INFO L185 PluginConnector]: Executing the observer CACSL2BoogieTranslatorObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 07.12 01:59:30" (1/1) ... [2019-12-07 13:59:30,961 INFO L145 MainTranslator]: Starting translation in SV-COMP mode [2019-12-07 13:59:30,987 INFO L178 MainTranslator]: Built tables and reachable declarations [2019-12-07 13:59:31,234 INFO L206 PostProcessor]: Analyzing one entry point: main [2019-12-07 13:59:31,241 INFO L203 MainTranslator]: Completed pre-run [2019-12-07 13:59:31,281 INFO L206 PostProcessor]: Analyzing one entry point: main [2019-12-07 13:59:31,329 INFO L208 MainTranslator]: Completed translation [2019-12-07 13:59:31,329 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31 WrapperNode [2019-12-07 13:59:31,329 INFO L132 PluginConnector]: ------------------------ END CACSL2BoogieTranslator---------------------------- [2019-12-07 13:59:31,330 INFO L113 PluginConnector]: ------------------------Boogie Procedure Inliner---------------------------- [2019-12-07 13:59:31,330 INFO L271 PluginConnector]: Initializing Boogie Procedure Inliner... [2019-12-07 13:59:31,330 INFO L275 PluginConnector]: Boogie Procedure Inliner initialized [2019-12-07 13:59:31,335 INFO L185 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Procedure Inliner for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,347 INFO L185 PluginConnector]: Executing the observer Inliner from plugin Boogie Procedure Inliner for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,368 INFO L132 PluginConnector]: ------------------------ END Boogie Procedure Inliner---------------------------- [2019-12-07 13:59:31,368 INFO L113 PluginConnector]: ------------------------Boogie Preprocessor---------------------------- [2019-12-07 13:59:31,368 INFO L271 PluginConnector]: Initializing Boogie Preprocessor... [2019-12-07 13:59:31,368 INFO L275 PluginConnector]: Boogie Preprocessor initialized [2019-12-07 13:59:31,375 INFO L185 PluginConnector]: Executing the observer EnsureBoogieModelObserver from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,375 INFO L185 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,378 INFO L185 PluginConnector]: Executing the observer ConstExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,378 INFO L185 PluginConnector]: Executing the observer StructExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,384 INFO L185 PluginConnector]: Executing the observer UnstructureCode from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,387 INFO L185 PluginConnector]: Executing the observer FunctionInliner from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,389 INFO L185 PluginConnector]: Executing the observer BoogieSymbolTableConstructor from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... [2019-12-07 13:59:31,392 INFO L132 PluginConnector]: ------------------------ END Boogie Preprocessor---------------------------- [2019-12-07 13:59:31,393 INFO L113 PluginConnector]: ------------------------RCFGBuilder---------------------------- [2019-12-07 13:59:31,393 INFO L271 PluginConnector]: Initializing RCFGBuilder... [2019-12-07 13:59:31,393 INFO L275 PluginConnector]: RCFGBuilder initialized [2019-12-07 13:59:31,393 INFO L185 PluginConnector]: Executing the observer RCFGBuilderObserver from plugin RCFGBuilder for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (1/1) ... No working directory specified, using /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/z3 Starting monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 (exit command is (exit), workingDir is null) Waiting until toolchain timeout for monitored process 1 with z3 SMTLIB2_COMPLIANT=true -memory:2024 -smt2 -in -t:2000 [2019-12-07 13:59:31,434 INFO L130 BoogieDeclarations]: Found specification of procedure write~int [2019-12-07 13:59:31,434 INFO L130 BoogieDeclarations]: Found specification of procedure __VERIFIER_atomic_begin [2019-12-07 13:59:31,434 INFO L130 BoogieDeclarations]: Found specification of procedure #Ultimate.allocOnStack [2019-12-07 13:59:31,435 INFO L130 BoogieDeclarations]: Found specification of procedure ULTIMATE.dealloc [2019-12-07 13:59:31,435 INFO L130 BoogieDeclarations]: Found specification of procedure P0 [2019-12-07 13:59:31,435 INFO L138 BoogieDeclarations]: Found implementation of procedure P0 [2019-12-07 13:59:31,435 INFO L130 BoogieDeclarations]: Found specification of procedure P1 [2019-12-07 13:59:31,435 INFO L138 BoogieDeclarations]: Found implementation of procedure P1 [2019-12-07 13:59:31,435 INFO L130 BoogieDeclarations]: Found specification of procedure __VERIFIER_atomic_end [2019-12-07 13:59:31,435 INFO L130 BoogieDeclarations]: Found specification of procedure ULTIMATE.start [2019-12-07 13:59:31,435 INFO L138 BoogieDeclarations]: Found implementation of procedure ULTIMATE.start [2019-12-07 13:59:31,436 WARN L205 CfgBuilder]: User set CodeBlockSize to SequenceOfStatements but program contains fork statements. Overwriting the user preferences and setting CodeBlockSize to SingleStatement [2019-12-07 13:59:31,766 INFO L282 CfgBuilder]: Using the 1 location(s) as analysis (start of procedure ULTIMATE.start) [2019-12-07 13:59:31,767 INFO L287 CfgBuilder]: Removed 8 assume(true) statements. [2019-12-07 13:59:31,767 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 07.12 01:59:31 BoogieIcfgContainer [2019-12-07 13:59:31,768 INFO L132 PluginConnector]: ------------------------ END RCFGBuilder---------------------------- [2019-12-07 13:59:31,768 INFO L113 PluginConnector]: ------------------------TraceAbstraction---------------------------- [2019-12-07 13:59:31,768 INFO L271 PluginConnector]: Initializing TraceAbstraction... [2019-12-07 13:59:31,770 INFO L275 PluginConnector]: TraceAbstraction initialized [2019-12-07 13:59:31,770 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "CDTParser AST 07.12 01:59:30" (1/3) ... [2019-12-07 13:59:31,771 INFO L205 PluginConnector]: Invalid model from TraceAbstraction for observer de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction.TraceAbstractionObserver@7631e239 and model type de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction AST 07.12 01:59:31, skipping insertion in model container [2019-12-07 13:59:31,771 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 07.12 01:59:31" (2/3) ... [2019-12-07 13:59:31,771 INFO L205 PluginConnector]: Invalid model from TraceAbstraction for observer de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction.TraceAbstractionObserver@7631e239 and model type de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction AST 07.12 01:59:31, skipping insertion in model container [2019-12-07 13:59:31,771 INFO L185 PluginConnector]: Executing the observer TraceAbstractionObserver from plugin TraceAbstraction for "de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 07.12 01:59:31" (3/3) ... [2019-12-07 13:59:31,772 INFO L109 eAbstractionObserver]: Analyzing ICFG safe010_power.opt.i [2019-12-07 13:59:31,778 WARN L145 ceAbstractionStarter]: Switching off computation of Hoare annotation because input is a concurrent program [2019-12-07 13:59:31,778 INFO L156 ceAbstractionStarter]: Automizer settings: Hoare:false NWA Interpolation:FPandBP Determinization: PREDICATE_ABSTRACTION [2019-12-07 13:59:31,783 INFO L168 ceAbstractionStarter]: Appying trace abstraction to program that has 2 error locations. [2019-12-07 13:59:31,784 INFO L339 ceAbstractionStarter]: Constructing petrified ICFG for 1 thread instances. [2019-12-07 13:59:31,805 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#in~arg.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,805 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#in~arg.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,805 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork0___VERIFIER_assert_~expression not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,805 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork0_~arg.base not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,805 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork0_~arg.offset not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,805 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0___VERIFIER_assert_#in~expression| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,805 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork0___VERIFIER_assert_~expression not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,806 WARN L315 ript$VariableManager]: TermVariabe P0Thread1of1ForFork0___VERIFIER_assert_~expression not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,806 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,806 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,806 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,806 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,806 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,806 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite3| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite4| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite5| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,807 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite6| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite7| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,808 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,809 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#t~ite8| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,809 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#res.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,809 WARN L315 ript$VariableManager]: TermVariabe |P0Thread1of1ForFork0_#res.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,809 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#in~arg.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,809 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#in~arg.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,809 WARN L315 ript$VariableManager]: TermVariabe P1Thread1of1ForFork1_~arg.offset not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,809 WARN L315 ript$VariableManager]: TermVariabe P1Thread1of1ForFork1_~arg.base not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,810 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite9| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite10| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite11| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite12| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,811 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite13| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#t~ite14| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#res.offset| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,812 WARN L315 ript$VariableManager]: TermVariabe |P1Thread1of1ForFork1_#res.base| not constructed by VariableManager. Cannot ensure absence of name clashes. [2019-12-07 13:59:31,823 INFO L249 AbstractCegarLoop]: Starting to check reachability of 5 error locations. [2019-12-07 13:59:31,835 INFO L373 AbstractCegarLoop]: Interprodecural is true [2019-12-07 13:59:31,835 INFO L374 AbstractCegarLoop]: Hoare is true [2019-12-07 13:59:31,835 INFO L375 AbstractCegarLoop]: Compute interpolants for FPandBP [2019-12-07 13:59:31,835 INFO L376 AbstractCegarLoop]: Backedges is STRAIGHT_LINE [2019-12-07 13:59:31,835 INFO L377 AbstractCegarLoop]: Determinization is PREDICATE_ABSTRACTION [2019-12-07 13:59:31,836 INFO L378 AbstractCegarLoop]: Difference is false [2019-12-07 13:59:31,836 INFO L379 AbstractCegarLoop]: Minimize is MINIMIZE_SEVPA [2019-12-07 13:59:31,836 INFO L383 AbstractCegarLoop]: ======== Iteration 0==of CEGAR loop == AllErrorsAtOnce======== [2019-12-07 13:59:31,846 INFO L152 etLargeBlockEncoding]: Starting large block encoding on Petri net that has 146 places, 180 transitions [2019-12-07 13:59:31,847 INFO L68 FinitePrefix]: Start finitePrefix. Operand has 146 places, 180 transitions [2019-12-07 13:59:31,892 INFO L134 PetriNetUnfolder]: 41/178 cut-off events. [2019-12-07 13:59:31,892 INFO L135 PetriNetUnfolder]: For 0/0 co-relation queries the response was YES. [2019-12-07 13:59:31,900 INFO L76 FinitePrefix]: Finished finitePrefix Result has 185 conditions, 178 events. 41/178 cut-off events. For 0/0 co-relation queries the response was YES. Maximal size of possible extension queue 8. Compared 460 event pairs. 6/141 useless extension candidates. Maximal degree in co-relation 150. Up to 2 conditions per place. [2019-12-07 13:59:31,910 INFO L68 FinitePrefix]: Start finitePrefix. Operand has 146 places, 180 transitions [2019-12-07 13:59:31,932 INFO L134 PetriNetUnfolder]: 41/178 cut-off events. [2019-12-07 13:59:31,932 INFO L135 PetriNetUnfolder]: For 0/0 co-relation queries the response was YES. [2019-12-07 13:59:31,936 INFO L76 FinitePrefix]: Finished finitePrefix Result has 185 conditions, 178 events. 41/178 cut-off events. For 0/0 co-relation queries the response was YES. Maximal size of possible extension queue 8. Compared 460 event pairs. 6/141 useless extension candidates. Maximal degree in co-relation 150. Up to 2 conditions per place. [2019-12-07 13:59:31,946 INFO L158 etLargeBlockEncoding]: Number of co-enabled transitions 10418 [2019-12-07 13:59:31,947 INFO L170 etLargeBlockEncoding]: Semantic Check. [2019-12-07 13:59:34,596 WARN L192 SmtUtils]: Spent 127.00 ms on a formula simplification. DAG size of input: 81 DAG size of output: 79 [2019-12-07 13:59:34,673 INFO L206 etLargeBlockEncoding]: Checked pairs total: 46090 [2019-12-07 13:59:34,673 INFO L214 etLargeBlockEncoding]: Total number of compositions: 101 [2019-12-07 13:59:34,676 INFO L100 iNet2FiniteAutomaton]: Start petriNet2FiniteAutomaton. Operand has 79 places, 91 transitions [2019-12-07 13:59:35,018 INFO L122 iNet2FiniteAutomaton]: Finished petriNet2FiniteAutomaton. Result 8654 states. [2019-12-07 13:59:35,020 INFO L276 IsEmpty]: Start isEmpty. Operand 8654 states. [2019-12-07 13:59:35,023 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 4 [2019-12-07 13:59:35,023 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:35,024 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1] [2019-12-07 13:59:35,024 INFO L410 AbstractCegarLoop]: === Iteration 1 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:35,028 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:35,028 INFO L82 PathProgramCache]: Analyzing trace with hash 722891, now seen corresponding path program 1 times [2019-12-07 13:59:35,034 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:35,034 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [697727136] [2019-12-07 13:59:35,034 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:35,113 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:35,165 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:35,166 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [697727136] [2019-12-07 13:59:35,167 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:35,167 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [1] imperfect sequences [] total 1 [2019-12-07 13:59:35,168 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1097959756] [2019-12-07 13:59:35,171 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 13:59:35,172 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:35,183 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 13:59:35,184 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:35,186 INFO L87 Difference]: Start difference. First operand 8654 states. Second operand 3 states. [2019-12-07 13:59:35,345 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:35,345 INFO L93 Difference]: Finished difference Result 8604 states and 28108 transitions. [2019-12-07 13:59:35,346 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 13:59:35,347 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 3 [2019-12-07 13:59:35,347 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:35,408 INFO L225 Difference]: With dead ends: 8604 [2019-12-07 13:59:35,408 INFO L226 Difference]: Without dead ends: 8436 [2019-12-07 13:59:35,409 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 1 GetRequests, 0 SyntacticMatches, 0 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:35,489 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 8436 states. [2019-12-07 13:59:35,647 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 8436 to 8436. [2019-12-07 13:59:35,648 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 8436 states. [2019-12-07 13:59:35,677 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 8436 states to 8436 states and 27590 transitions. [2019-12-07 13:59:35,678 INFO L78 Accepts]: Start accepts. Automaton has 8436 states and 27590 transitions. Word has length 3 [2019-12-07 13:59:35,678 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:35,679 INFO L462 AbstractCegarLoop]: Abstraction has 8436 states and 27590 transitions. [2019-12-07 13:59:35,679 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 13:59:35,679 INFO L276 IsEmpty]: Start isEmpty. Operand 8436 states and 27590 transitions. [2019-12-07 13:59:35,681 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 12 [2019-12-07 13:59:35,681 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:35,681 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:35,681 INFO L410 AbstractCegarLoop]: === Iteration 2 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:35,681 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:35,681 INFO L82 PathProgramCache]: Analyzing trace with hash -1596153002, now seen corresponding path program 1 times [2019-12-07 13:59:35,681 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:35,682 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [220505632] [2019-12-07 13:59:35,682 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:35,701 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:35,742 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:35,742 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [220505632] [2019-12-07 13:59:35,742 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:35,743 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 13:59:35,743 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1589279208] [2019-12-07 13:59:35,744 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2019-12-07 13:59:35,744 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:35,744 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2019-12-07 13:59:35,745 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2019-12-07 13:59:35,745 INFO L87 Difference]: Start difference. First operand 8436 states and 27590 transitions. Second operand 4 states. [2019-12-07 13:59:35,964 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:35,965 INFO L93 Difference]: Finished difference Result 13130 states and 41153 transitions. [2019-12-07 13:59:35,965 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2019-12-07 13:59:35,966 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 11 [2019-12-07 13:59:35,966 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:36,024 INFO L225 Difference]: With dead ends: 13130 [2019-12-07 13:59:36,024 INFO L226 Difference]: Without dead ends: 13123 [2019-12-07 13:59:36,025 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2019-12-07 13:59:36,091 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 13123 states. [2019-12-07 13:59:36,295 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 13123 to 11988. [2019-12-07 13:59:36,295 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 11988 states. [2019-12-07 13:59:36,319 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 11988 states to 11988 states and 38075 transitions. [2019-12-07 13:59:36,319 INFO L78 Accepts]: Start accepts. Automaton has 11988 states and 38075 transitions. Word has length 11 [2019-12-07 13:59:36,319 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:36,319 INFO L462 AbstractCegarLoop]: Abstraction has 11988 states and 38075 transitions. [2019-12-07 13:59:36,319 INFO L463 AbstractCegarLoop]: Interpolant automaton has 4 states. [2019-12-07 13:59:36,320 INFO L276 IsEmpty]: Start isEmpty. Operand 11988 states and 38075 transitions. [2019-12-07 13:59:36,322 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 12 [2019-12-07 13:59:36,322 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:36,322 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:36,323 INFO L410 AbstractCegarLoop]: === Iteration 3 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:36,323 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:36,323 INFO L82 PathProgramCache]: Analyzing trace with hash 1194917716, now seen corresponding path program 1 times [2019-12-07 13:59:36,323 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:36,323 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [341362105] [2019-12-07 13:59:36,323 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:36,345 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:36,383 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:36,384 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [341362105] [2019-12-07 13:59:36,384 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:36,384 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 13:59:36,384 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1981962647] [2019-12-07 13:59:36,385 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2019-12-07 13:59:36,385 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:36,385 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2019-12-07 13:59:36,385 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2019-12-07 13:59:36,385 INFO L87 Difference]: Start difference. First operand 11988 states and 38075 transitions. Second operand 4 states. [2019-12-07 13:59:36,573 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:36,573 INFO L93 Difference]: Finished difference Result 14736 states and 46267 transitions. [2019-12-07 13:59:36,574 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2019-12-07 13:59:36,574 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 11 [2019-12-07 13:59:36,574 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:36,603 INFO L225 Difference]: With dead ends: 14736 [2019-12-07 13:59:36,604 INFO L226 Difference]: Without dead ends: 14736 [2019-12-07 13:59:36,604 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2019-12-07 13:59:36,666 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 14736 states. [2019-12-07 13:59:36,819 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 14736 to 13160. [2019-12-07 13:59:36,819 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 13160 states. [2019-12-07 13:59:36,846 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 13160 states to 13160 states and 41689 transitions. [2019-12-07 13:59:36,846 INFO L78 Accepts]: Start accepts. Automaton has 13160 states and 41689 transitions. Word has length 11 [2019-12-07 13:59:36,846 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:36,846 INFO L462 AbstractCegarLoop]: Abstraction has 13160 states and 41689 transitions. [2019-12-07 13:59:36,846 INFO L463 AbstractCegarLoop]: Interpolant automaton has 4 states. [2019-12-07 13:59:36,846 INFO L276 IsEmpty]: Start isEmpty. Operand 13160 states and 41689 transitions. [2019-12-07 13:59:36,850 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 18 [2019-12-07 13:59:36,850 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:36,851 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:36,851 INFO L410 AbstractCegarLoop]: === Iteration 4 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:36,851 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:36,851 INFO L82 PathProgramCache]: Analyzing trace with hash -1502155024, now seen corresponding path program 1 times [2019-12-07 13:59:36,851 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:36,852 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1028596728] [2019-12-07 13:59:36,852 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:36,871 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:36,914 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:36,914 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1028596728] [2019-12-07 13:59:36,914 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:36,914 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2019-12-07 13:59:36,915 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [233563413] [2019-12-07 13:59:36,915 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2019-12-07 13:59:36,915 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:36,915 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2019-12-07 13:59:36,916 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=7, Invalid=13, Unknown=0, NotChecked=0, Total=20 [2019-12-07 13:59:36,916 INFO L87 Difference]: Start difference. First operand 13160 states and 41689 transitions. Second operand 5 states. [2019-12-07 13:59:37,253 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:37,253 INFO L93 Difference]: Finished difference Result 17572 states and 54523 transitions. [2019-12-07 13:59:37,254 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 9 states. [2019-12-07 13:59:37,254 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 17 [2019-12-07 13:59:37,254 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:37,283 INFO L225 Difference]: With dead ends: 17572 [2019-12-07 13:59:37,283 INFO L226 Difference]: Without dead ends: 17565 [2019-12-07 13:59:37,283 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 9 GetRequests, 2 SyntacticMatches, 0 SemanticMatches, 7 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 4 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=27, Invalid=45, Unknown=0, NotChecked=0, Total=72 [2019-12-07 13:59:37,345 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 17565 states. [2019-12-07 13:59:37,477 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 17565 to 13105. [2019-12-07 13:59:37,478 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 13105 states. [2019-12-07 13:59:37,497 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 13105 states to 13105 states and 41426 transitions. [2019-12-07 13:59:37,497 INFO L78 Accepts]: Start accepts. Automaton has 13105 states and 41426 transitions. Word has length 17 [2019-12-07 13:59:37,498 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:37,498 INFO L462 AbstractCegarLoop]: Abstraction has 13105 states and 41426 transitions. [2019-12-07 13:59:37,498 INFO L463 AbstractCegarLoop]: Interpolant automaton has 5 states. [2019-12-07 13:59:37,498 INFO L276 IsEmpty]: Start isEmpty. Operand 13105 states and 41426 transitions. [2019-12-07 13:59:37,508 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 26 [2019-12-07 13:59:37,508 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:37,509 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:37,509 INFO L410 AbstractCegarLoop]: === Iteration 5 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:37,509 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:37,509 INFO L82 PathProgramCache]: Analyzing trace with hash 933350131, now seen corresponding path program 1 times [2019-12-07 13:59:37,509 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:37,509 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [154935543] [2019-12-07 13:59:37,509 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:37,526 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:37,551 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:37,551 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [154935543] [2019-12-07 13:59:37,552 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:37,552 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2019-12-07 13:59:37,552 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1873261511] [2019-12-07 13:59:37,552 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 13:59:37,552 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:37,552 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 13:59:37,552 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:37,552 INFO L87 Difference]: Start difference. First operand 13105 states and 41426 transitions. Second operand 3 states. [2019-12-07 13:59:37,617 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:37,617 INFO L93 Difference]: Finished difference Result 16057 states and 50095 transitions. [2019-12-07 13:59:37,618 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 13:59:37,618 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 25 [2019-12-07 13:59:37,619 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:37,636 INFO L225 Difference]: With dead ends: 16057 [2019-12-07 13:59:37,637 INFO L226 Difference]: Without dead ends: 16057 [2019-12-07 13:59:37,637 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 2 SyntacticMatches, 0 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:37,695 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 16057 states. [2019-12-07 13:59:37,852 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 16057 to 14186. [2019-12-07 13:59:37,852 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 14186 states. [2019-12-07 13:59:37,931 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 14186 states to 14186 states and 44710 transitions. [2019-12-07 13:59:37,931 INFO L78 Accepts]: Start accepts. Automaton has 14186 states and 44710 transitions. Word has length 25 [2019-12-07 13:59:37,932 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:37,932 INFO L462 AbstractCegarLoop]: Abstraction has 14186 states and 44710 transitions. [2019-12-07 13:59:37,932 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 13:59:37,932 INFO L276 IsEmpty]: Start isEmpty. Operand 14186 states and 44710 transitions. [2019-12-07 13:59:37,938 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 26 [2019-12-07 13:59:37,938 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:37,938 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:37,938 INFO L410 AbstractCegarLoop]: === Iteration 6 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:37,938 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:37,938 INFO L82 PathProgramCache]: Analyzing trace with hash 933194542, now seen corresponding path program 1 times [2019-12-07 13:59:37,939 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:37,939 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [376754621] [2019-12-07 13:59:37,939 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:37,952 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:37,985 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:37,985 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [376754621] [2019-12-07 13:59:37,985 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:37,985 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2019-12-07 13:59:37,985 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [692451228] [2019-12-07 13:59:37,985 INFO L442 AbstractCegarLoop]: Interpolant automaton has 4 states [2019-12-07 13:59:37,986 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:37,986 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2019-12-07 13:59:37,986 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2019-12-07 13:59:37,986 INFO L87 Difference]: Start difference. First operand 14186 states and 44710 transitions. Second operand 4 states. [2019-12-07 13:59:38,005 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:38,006 INFO L93 Difference]: Finished difference Result 2296 states and 5226 transitions. [2019-12-07 13:59:38,006 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2019-12-07 13:59:38,006 INFO L78 Accepts]: Start accepts. Automaton has 4 states. Word has length 25 [2019-12-07 13:59:38,006 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:38,007 INFO L225 Difference]: With dead ends: 2296 [2019-12-07 13:59:38,007 INFO L226 Difference]: Without dead ends: 2019 [2019-12-07 13:59:38,008 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 4 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 3 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=9, Invalid=11, Unknown=0, NotChecked=0, Total=20 [2019-12-07 13:59:38,011 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 2019 states. [2019-12-07 13:59:38,023 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 2019 to 2019. [2019-12-07 13:59:38,023 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 2019 states. [2019-12-07 13:59:38,025 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 2019 states to 2019 states and 4460 transitions. [2019-12-07 13:59:38,026 INFO L78 Accepts]: Start accepts. Automaton has 2019 states and 4460 transitions. Word has length 25 [2019-12-07 13:59:38,026 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:38,026 INFO L462 AbstractCegarLoop]: Abstraction has 2019 states and 4460 transitions. [2019-12-07 13:59:38,026 INFO L463 AbstractCegarLoop]: Interpolant automaton has 4 states. [2019-12-07 13:59:38,026 INFO L276 IsEmpty]: Start isEmpty. Operand 2019 states and 4460 transitions. [2019-12-07 13:59:38,028 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 38 [2019-12-07 13:59:38,028 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:38,028 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:38,028 INFO L410 AbstractCegarLoop]: === Iteration 7 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:38,028 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:38,028 INFO L82 PathProgramCache]: Analyzing trace with hash -568804126, now seen corresponding path program 1 times [2019-12-07 13:59:38,028 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:38,028 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1383909652] [2019-12-07 13:59:38,028 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:38,054 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:38,098 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:38,099 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1383909652] [2019-12-07 13:59:38,099 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:38,099 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2019-12-07 13:59:38,099 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1300251095] [2019-12-07 13:59:38,099 INFO L442 AbstractCegarLoop]: Interpolant automaton has 5 states [2019-12-07 13:59:38,099 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:38,099 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 5 interpolants. [2019-12-07 13:59:38,100 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=8, Invalid=12, Unknown=0, NotChecked=0, Total=20 [2019-12-07 13:59:38,100 INFO L87 Difference]: Start difference. First operand 2019 states and 4460 transitions. Second operand 5 states. [2019-12-07 13:59:38,126 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:38,126 INFO L93 Difference]: Finished difference Result 416 states and 758 transitions. [2019-12-07 13:59:38,126 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2019-12-07 13:59:38,126 INFO L78 Accepts]: Start accepts. Automaton has 5 states. Word has length 37 [2019-12-07 13:59:38,127 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:38,127 INFO L225 Difference]: With dead ends: 416 [2019-12-07 13:59:38,127 INFO L226 Difference]: Without dead ends: 371 [2019-12-07 13:59:38,127 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 6 GetRequests, 1 SyntacticMatches, 0 SemanticMatches, 5 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 2 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=18, Invalid=24, Unknown=0, NotChecked=0, Total=42 [2019-12-07 13:59:38,128 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 371 states. [2019-12-07 13:59:38,129 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 371 to 343. [2019-12-07 13:59:38,130 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 343 states. [2019-12-07 13:59:38,130 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 343 states to 343 states and 618 transitions. [2019-12-07 13:59:38,130 INFO L78 Accepts]: Start accepts. Automaton has 343 states and 618 transitions. Word has length 37 [2019-12-07 13:59:38,130 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:38,130 INFO L462 AbstractCegarLoop]: Abstraction has 343 states and 618 transitions. [2019-12-07 13:59:38,130 INFO L463 AbstractCegarLoop]: Interpolant automaton has 5 states. [2019-12-07 13:59:38,131 INFO L276 IsEmpty]: Start isEmpty. Operand 343 states and 618 transitions. [2019-12-07 13:59:38,132 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 53 [2019-12-07 13:59:38,132 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:38,132 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:38,132 INFO L410 AbstractCegarLoop]: === Iteration 8 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:38,132 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:38,132 INFO L82 PathProgramCache]: Analyzing trace with hash -506418728, now seen corresponding path program 1 times [2019-12-07 13:59:38,132 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:38,132 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [170571673] [2019-12-07 13:59:38,133 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:38,148 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:38,199 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:38,200 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [170571673] [2019-12-07 13:59:38,200 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:38,200 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 13:59:38,200 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1269854767] [2019-12-07 13:59:38,201 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 13:59:38,201 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:38,201 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 13:59:38,201 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:38,201 INFO L87 Difference]: Start difference. First operand 343 states and 618 transitions. Second operand 3 states. [2019-12-07 13:59:38,230 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:38,230 INFO L93 Difference]: Finished difference Result 343 states and 617 transitions. [2019-12-07 13:59:38,231 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 13:59:38,231 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 52 [2019-12-07 13:59:38,231 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:38,231 INFO L225 Difference]: With dead ends: 343 [2019-12-07 13:59:38,231 INFO L226 Difference]: Without dead ends: 343 [2019-12-07 13:59:38,232 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 1 SyntacticMatches, 1 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:38,232 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 343 states. [2019-12-07 13:59:38,235 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 343 to 343. [2019-12-07 13:59:38,235 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 343 states. [2019-12-07 13:59:38,235 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 343 states to 343 states and 617 transitions. [2019-12-07 13:59:38,236 INFO L78 Accepts]: Start accepts. Automaton has 343 states and 617 transitions. Word has length 52 [2019-12-07 13:59:38,236 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:38,236 INFO L462 AbstractCegarLoop]: Abstraction has 343 states and 617 transitions. [2019-12-07 13:59:38,236 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 13:59:38,236 INFO L276 IsEmpty]: Start isEmpty. Operand 343 states and 617 transitions. [2019-12-07 13:59:38,237 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 54 [2019-12-07 13:59:38,237 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:38,237 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:38,237 INFO L410 AbstractCegarLoop]: === Iteration 9 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:38,237 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:38,237 INFO L82 PathProgramCache]: Analyzing trace with hash 1294054807, now seen corresponding path program 1 times [2019-12-07 13:59:38,238 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:38,238 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1572020192] [2019-12-07 13:59:38,238 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:38,258 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:38,288 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:38,288 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1572020192] [2019-12-07 13:59:38,288 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:38,288 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2019-12-07 13:59:38,288 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1358020750] [2019-12-07 13:59:38,289 INFO L442 AbstractCegarLoop]: Interpolant automaton has 3 states [2019-12-07 13:59:38,289 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:38,289 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2019-12-07 13:59:38,289 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:38,289 INFO L87 Difference]: Start difference. First operand 343 states and 617 transitions. Second operand 3 states. [2019-12-07 13:59:38,298 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:38,298 INFO L93 Difference]: Finished difference Result 331 states and 581 transitions. [2019-12-07 13:59:38,298 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2019-12-07 13:59:38,298 INFO L78 Accepts]: Start accepts. Automaton has 3 states. Word has length 53 [2019-12-07 13:59:38,298 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:38,298 INFO L225 Difference]: With dead ends: 331 [2019-12-07 13:59:38,299 INFO L226 Difference]: Without dead ends: 331 [2019-12-07 13:59:38,299 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 3 GetRequests, 1 SyntacticMatches, 1 SemanticMatches, 1 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 0 ImplicationChecksByTransitivity, 0.0s TimeCoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2019-12-07 13:59:38,299 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 331 states. [2019-12-07 13:59:38,301 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 331 to 331. [2019-12-07 13:59:38,301 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 331 states. [2019-12-07 13:59:38,301 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 331 states to 331 states and 581 transitions. [2019-12-07 13:59:38,301 INFO L78 Accepts]: Start accepts. Automaton has 331 states and 581 transitions. Word has length 53 [2019-12-07 13:59:38,301 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:38,301 INFO L462 AbstractCegarLoop]: Abstraction has 331 states and 581 transitions. [2019-12-07 13:59:38,302 INFO L463 AbstractCegarLoop]: Interpolant automaton has 3 states. [2019-12-07 13:59:38,302 INFO L276 IsEmpty]: Start isEmpty. Operand 331 states and 581 transitions. [2019-12-07 13:59:38,302 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 55 [2019-12-07 13:59:38,302 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:38,302 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:38,302 INFO L410 AbstractCegarLoop]: === Iteration 10 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:38,302 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:38,303 INFO L82 PathProgramCache]: Analyzing trace with hash -731863498, now seen corresponding path program 1 times [2019-12-07 13:59:38,303 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:38,303 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1076831443] [2019-12-07 13:59:38,303 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:38,326 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:38,483 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:38,484 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1076831443] [2019-12-07 13:59:38,484 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:38,484 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [11] imperfect sequences [] total 11 [2019-12-07 13:59:38,484 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [919039599] [2019-12-07 13:59:38,484 INFO L442 AbstractCegarLoop]: Interpolant automaton has 13 states [2019-12-07 13:59:38,484 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:38,484 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 13 interpolants. [2019-12-07 13:59:38,485 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=44, Invalid=112, Unknown=0, NotChecked=0, Total=156 [2019-12-07 13:59:38,485 INFO L87 Difference]: Start difference. First operand 331 states and 581 transitions. Second operand 13 states. [2019-12-07 13:59:38,888 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:38,888 INFO L93 Difference]: Finished difference Result 815 states and 1389 transitions. [2019-12-07 13:59:38,888 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 17 states. [2019-12-07 13:59:38,888 INFO L78 Accepts]: Start accepts. Automaton has 13 states. Word has length 54 [2019-12-07 13:59:38,889 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:38,889 INFO L225 Difference]: With dead ends: 815 [2019-12-07 13:59:38,889 INFO L226 Difference]: Without dead ends: 272 [2019-12-07 13:59:38,889 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 22 GetRequests, 0 SyntacticMatches, 2 SemanticMatches, 20 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 80 ImplicationChecksByTransitivity, 0.1s TimeCoverageRelationStatistics Valid=123, Invalid=339, Unknown=0, NotChecked=0, Total=462 [2019-12-07 13:59:38,890 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 272 states. [2019-12-07 13:59:38,891 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 272 to 221. [2019-12-07 13:59:38,891 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 221 states. [2019-12-07 13:59:38,891 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 221 states to 221 states and 391 transitions. [2019-12-07 13:59:38,891 INFO L78 Accepts]: Start accepts. Automaton has 221 states and 391 transitions. Word has length 54 [2019-12-07 13:59:38,891 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:38,891 INFO L462 AbstractCegarLoop]: Abstraction has 221 states and 391 transitions. [2019-12-07 13:59:38,892 INFO L463 AbstractCegarLoop]: Interpolant automaton has 13 states. [2019-12-07 13:59:38,892 INFO L276 IsEmpty]: Start isEmpty. Operand 221 states and 391 transitions. [2019-12-07 13:59:38,892 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 55 [2019-12-07 13:59:38,892 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:38,892 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:38,892 INFO L410 AbstractCegarLoop]: === Iteration 11 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:38,892 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:38,893 INFO L82 PathProgramCache]: Analyzing trace with hash -1034362442, now seen corresponding path program 2 times [2019-12-07 13:59:38,893 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:38,893 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1383728923] [2019-12-07 13:59:38,893 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:38,908 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:39,143 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:39,144 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1383728923] [2019-12-07 13:59:39,144 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:39,144 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [11] imperfect sequences [] total 11 [2019-12-07 13:59:39,144 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [22011544] [2019-12-07 13:59:39,144 INFO L442 AbstractCegarLoop]: Interpolant automaton has 13 states [2019-12-07 13:59:39,144 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:39,144 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 13 interpolants. [2019-12-07 13:59:39,145 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=31, Invalid=125, Unknown=0, NotChecked=0, Total=156 [2019-12-07 13:59:39,145 INFO L87 Difference]: Start difference. First operand 221 states and 391 transitions. Second operand 13 states. [2019-12-07 13:59:39,403 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:39,403 INFO L93 Difference]: Finished difference Result 380 states and 651 transitions. [2019-12-07 13:59:39,404 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 15 states. [2019-12-07 13:59:39,404 INFO L78 Accepts]: Start accepts. Automaton has 13 states. Word has length 54 [2019-12-07 13:59:39,404 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:39,404 INFO L225 Difference]: With dead ends: 380 [2019-12-07 13:59:39,404 INFO L226 Difference]: Without dead ends: 347 [2019-12-07 13:59:39,404 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 20 GetRequests, 0 SyntacticMatches, 2 SemanticMatches, 18 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 53 ImplicationChecksByTransitivity, 0.2s TimeCoverageRelationStatistics Valid=71, Invalid=309, Unknown=0, NotChecked=0, Total=380 [2019-12-07 13:59:39,405 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 347 states. [2019-12-07 13:59:39,406 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 347 to 317. [2019-12-07 13:59:39,407 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 317 states. [2019-12-07 13:59:39,407 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 317 states to 317 states and 555 transitions. [2019-12-07 13:59:39,407 INFO L78 Accepts]: Start accepts. Automaton has 317 states and 555 transitions. Word has length 54 [2019-12-07 13:59:39,407 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:39,407 INFO L462 AbstractCegarLoop]: Abstraction has 317 states and 555 transitions. [2019-12-07 13:59:39,407 INFO L463 AbstractCegarLoop]: Interpolant automaton has 13 states. [2019-12-07 13:59:39,407 INFO L276 IsEmpty]: Start isEmpty. Operand 317 states and 555 transitions. [2019-12-07 13:59:39,408 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 55 [2019-12-07 13:59:39,408 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:39,408 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:39,408 INFO L410 AbstractCegarLoop]: === Iteration 12 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:39,408 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:39,408 INFO L82 PathProgramCache]: Analyzing trace with hash -1623394108, now seen corresponding path program 3 times [2019-12-07 13:59:39,408 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:39,408 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [333735575] [2019-12-07 13:59:39,408 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:39,423 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:39,624 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:39,624 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [333735575] [2019-12-07 13:59:39,624 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:39,624 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [12] imperfect sequences [] total 12 [2019-12-07 13:59:39,624 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [71211439] [2019-12-07 13:59:39,625 INFO L442 AbstractCegarLoop]: Interpolant automaton has 14 states [2019-12-07 13:59:39,625 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:39,625 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 14 interpolants. [2019-12-07 13:59:39,625 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=34, Invalid=148, Unknown=0, NotChecked=0, Total=182 [2019-12-07 13:59:39,625 INFO L87 Difference]: Start difference. First operand 317 states and 555 transitions. Second operand 14 states. [2019-12-07 13:59:39,984 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:39,985 INFO L93 Difference]: Finished difference Result 436 states and 737 transitions. [2019-12-07 13:59:39,985 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 17 states. [2019-12-07 13:59:39,985 INFO L78 Accepts]: Start accepts. Automaton has 14 states. Word has length 54 [2019-12-07 13:59:39,985 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:39,986 INFO L225 Difference]: With dead ends: 436 [2019-12-07 13:59:39,986 INFO L226 Difference]: Without dead ends: 403 [2019-12-07 13:59:39,986 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 21 GetRequests, 0 SyntacticMatches, 1 SemanticMatches, 20 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 72 ImplicationChecksByTransitivity, 0.2s TimeCoverageRelationStatistics Valid=82, Invalid=380, Unknown=0, NotChecked=0, Total=462 [2019-12-07 13:59:39,987 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 403 states. [2019-12-07 13:59:39,989 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 403 to 321. [2019-12-07 13:59:39,989 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 321 states. [2019-12-07 13:59:39,989 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 321 states to 321 states and 562 transitions. [2019-12-07 13:59:39,990 INFO L78 Accepts]: Start accepts. Automaton has 321 states and 562 transitions. Word has length 54 [2019-12-07 13:59:39,990 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:39,990 INFO L462 AbstractCegarLoop]: Abstraction has 321 states and 562 transitions. [2019-12-07 13:59:39,990 INFO L463 AbstractCegarLoop]: Interpolant automaton has 14 states. [2019-12-07 13:59:39,990 INFO L276 IsEmpty]: Start isEmpty. Operand 321 states and 562 transitions. [2019-12-07 13:59:39,990 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 55 [2019-12-07 13:59:39,991 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:39,991 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:39,991 INFO L410 AbstractCegarLoop]: === Iteration 13 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:39,991 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:39,991 INFO L82 PathProgramCache]: Analyzing trace with hash 1326135034, now seen corresponding path program 4 times [2019-12-07 13:59:39,991 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:39,991 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1580729779] [2019-12-07 13:59:39,991 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:40,005 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:40,336 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:40,336 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1580729779] [2019-12-07 13:59:40,337 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:40,337 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [14] imperfect sequences [] total 14 [2019-12-07 13:59:40,337 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1143572548] [2019-12-07 13:59:40,337 INFO L442 AbstractCegarLoop]: Interpolant automaton has 16 states [2019-12-07 13:59:40,337 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:40,337 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 16 interpolants. [2019-12-07 13:59:40,337 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=46, Invalid=194, Unknown=0, NotChecked=0, Total=240 [2019-12-07 13:59:40,338 INFO L87 Difference]: Start difference. First operand 321 states and 562 transitions. Second operand 16 states. [2019-12-07 13:59:40,812 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:40,812 INFO L93 Difference]: Finished difference Result 570 states and 953 transitions. [2019-12-07 13:59:40,813 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 20 states. [2019-12-07 13:59:40,813 INFO L78 Accepts]: Start accepts. Automaton has 16 states. Word has length 54 [2019-12-07 13:59:40,813 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:40,813 INFO L225 Difference]: With dead ends: 570 [2019-12-07 13:59:40,814 INFO L226 Difference]: Without dead ends: 537 [2019-12-07 13:59:40,814 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 29 GetRequests, 2 SyntacticMatches, 2 SemanticMatches, 25 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 105 ImplicationChecksByTransitivity, 0.4s TimeCoverageRelationStatistics Valid=131, Invalid=571, Unknown=0, NotChecked=0, Total=702 [2019-12-07 13:59:40,815 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 537 states. [2019-12-07 13:59:40,818 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 537 to 331. [2019-12-07 13:59:40,818 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 331 states. [2019-12-07 13:59:40,819 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 331 states to 331 states and 580 transitions. [2019-12-07 13:59:40,819 INFO L78 Accepts]: Start accepts. Automaton has 331 states and 580 transitions. Word has length 54 [2019-12-07 13:59:40,819 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:40,819 INFO L462 AbstractCegarLoop]: Abstraction has 331 states and 580 transitions. [2019-12-07 13:59:40,819 INFO L463 AbstractCegarLoop]: Interpolant automaton has 16 states. [2019-12-07 13:59:40,819 INFO L276 IsEmpty]: Start isEmpty. Operand 331 states and 580 transitions. [2019-12-07 13:59:40,820 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 55 [2019-12-07 13:59:40,820 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:40,820 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:40,820 INFO L410 AbstractCegarLoop]: === Iteration 14 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:40,820 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:40,821 INFO L82 PathProgramCache]: Analyzing trace with hash 202960694, now seen corresponding path program 5 times [2019-12-07 13:59:40,821 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:40,821 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1283721418] [2019-12-07 13:59:40,821 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:40,838 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2019-12-07 13:59:41,072 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2019-12-07 13:59:41,072 INFO L348 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1283721418] [2019-12-07 13:59:41,073 INFO L220 FreeRefinementEngine]: Constructing automaton from 1 perfect and 0 imperfect interpolant sequences. [2019-12-07 13:59:41,073 INFO L233 FreeRefinementEngine]: Number of different interpolants: perfect sequences [12] imperfect sequences [] total 12 [2019-12-07 13:59:41,073 INFO L156 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [406007155] [2019-12-07 13:59:41,073 INFO L442 AbstractCegarLoop]: Interpolant automaton has 14 states [2019-12-07 13:59:41,073 INFO L143 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2019-12-07 13:59:41,073 INFO L142 InterpolantAutomaton]: Constructing interpolant automaton starting with 14 interpolants. [2019-12-07 13:59:41,073 INFO L144 InterpolantAutomaton]: CoverageRelationStatistics Valid=33, Invalid=149, Unknown=0, NotChecked=0, Total=182 [2019-12-07 13:59:41,073 INFO L87 Difference]: Start difference. First operand 331 states and 580 transitions. Second operand 14 states. [2019-12-07 13:59:41,332 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2019-12-07 13:59:41,332 INFO L93 Difference]: Finished difference Result 434 states and 734 transitions. [2019-12-07 13:59:41,332 INFO L142 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 17 states. [2019-12-07 13:59:41,332 INFO L78 Accepts]: Start accepts. Automaton has 14 states. Word has length 54 [2019-12-07 13:59:41,333 INFO L84 Accepts]: Finished accepts. some prefix is accepted. [2019-12-07 13:59:41,333 INFO L225 Difference]: With dead ends: 434 [2019-12-07 13:59:41,333 INFO L226 Difference]: Without dead ends: 401 [2019-12-07 13:59:41,333 INFO L630 BasicCegarLoop]: 0 DeclaredPredicates, 24 GetRequests, 1 SyntacticMatches, 1 SemanticMatches, 22 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 72 ImplicationChecksByTransitivity, 0.2s TimeCoverageRelationStatistics Valid=100, Invalid=452, Unknown=0, NotChecked=0, Total=552 [2019-12-07 13:59:41,334 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 401 states. [2019-12-07 13:59:41,335 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 401 to 329. [2019-12-07 13:59:41,336 INFO L82 GeneralOperation]: Start removeUnreachable. Operand 329 states. [2019-12-07 13:59:41,336 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 329 states to 329 states and 576 transitions. [2019-12-07 13:59:41,336 INFO L78 Accepts]: Start accepts. Automaton has 329 states and 576 transitions. Word has length 54 [2019-12-07 13:59:41,336 INFO L84 Accepts]: Finished accepts. word is rejected. [2019-12-07 13:59:41,336 INFO L462 AbstractCegarLoop]: Abstraction has 329 states and 576 transitions. [2019-12-07 13:59:41,336 INFO L463 AbstractCegarLoop]: Interpolant automaton has 14 states. [2019-12-07 13:59:41,336 INFO L276 IsEmpty]: Start isEmpty. Operand 329 states and 576 transitions. [2019-12-07 13:59:41,337 INFO L282 IsEmpty]: Finished isEmpty. Found accepting run of length 55 [2019-12-07 13:59:41,337 INFO L402 BasicCegarLoop]: Found error trace [2019-12-07 13:59:41,337 INFO L410 BasicCegarLoop]: trace histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2019-12-07 13:59:41,337 INFO L410 AbstractCegarLoop]: === Iteration 15 === [P0Err0ASSERT_VIOLATIONERROR_FUNCTION, ULTIMATE.startErr1INUSE_VIOLATION, ULTIMATE.startErr0INUSE_VIOLATION, ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION, P0Err0ASSERT_VIOLATIONERROR_FUNCTION]=== [2019-12-07 13:59:41,337 INFO L144 PredicateUnifier]: Initialized classic predicate unifier [2019-12-07 13:59:41,337 INFO L82 PathProgramCache]: Analyzing trace with hash -91775718, now seen corresponding path program 6 times [2019-12-07 13:59:41,337 INFO L163 FreeRefinementEngine]: Executing refinement strategy CAMEL [2019-12-07 13:59:41,337 INFO L348 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1282296068] [2019-12-07 13:59:41,337 INFO L94 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2019-12-07 13:59:41,365 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2019-12-07 13:59:41,383 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2019-12-07 13:59:41,410 INFO L174 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2019-12-07 13:59:41,410 INFO L475 BasicCegarLoop]: Counterexample might be feasible [2019-12-07 13:59:41,412 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [702] [702] ULTIMATE.startENTRY-->L779: Formula: (let ((.cse0 (store |v_#valid_47| 0 0))) (and (= 0 v_~y$read_delayed_var~0.base_6) (= v_~y$r_buff1_thd0~0_329 0) (= |v_#valid_45| (store .cse0 |v_ULTIMATE.start_main_~#t2011~0.base_24| 1)) (= v_~y$w_buff0_used~0_834 0) (= 0 v_~__unbuffered_cnt~0_61) (= 0 v_~weak$$choice0~0_14) (= v_~y$r_buff1_thd1~0_200 0) (= 0 v_~x~0_147) (= |v_#NULL.offset_3| 0) (= v_~main$tmp_guard1~0_27 0) (= v_~y$read_delayed~0_6 0) (= (select .cse0 |v_ULTIMATE.start_main_~#t2011~0.base_24|) 0) (= 0 v_~__unbuffered_p1_EAX~0_29) (< |v_#StackHeapBarrier_13| |v_ULTIMATE.start_main_~#t2011~0.base_24|) (= 0 v_~y$r_buff1_thd2~0_208) (= 0 v_~y$r_buff0_thd2~0_162) (= v_~y$mem_tmp~0_19 0) (= |v_ULTIMATE.start_main_~#t2011~0.offset_19| 0) (= v_~weak$$choice2~0_141 0) (= v_~y$w_buff1_used~0_547 0) (= v_~y$r_buff0_thd1~0_297 0) (= 0 v_~y$flush_delayed~0_36) (= v_~main$tmp_guard0~0_33 0) (= 0 |v_#NULL.base_3|) (= |v_#memory_int_11| (store |v_#memory_int_12| |v_ULTIMATE.start_main_~#t2011~0.base_24| (store (select |v_#memory_int_12| |v_ULTIMATE.start_main_~#t2011~0.base_24|) |v_ULTIMATE.start_main_~#t2011~0.offset_19| 0))) (= (store |v_#length_14| |v_ULTIMATE.start_main_~#t2011~0.base_24| 4) |v_#length_13|) (= 0 v_~y$w_buff0~0_485) (= 0 v_~y$read_delayed_var~0.offset_6) (= v_~y$r_buff0_thd0~0_416 0) (= v_~y~0_146 0) (< 0 |v_#StackHeapBarrier_13|) (= v_~y$w_buff1~0_308 0))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_13|, #valid=|v_#valid_47|, #memory_int=|v_#memory_int_12|, #length=|v_#length_14|} OutVars{ULTIMATE.start_main_#t~ite28=|v_ULTIMATE.start_main_#t~ite28_41|, ULTIMATE.start_main_~#t2011~0.base=|v_ULTIMATE.start_main_~#t2011~0.base_24|, #NULL.offset=|v_#NULL.offset_3|, ULTIMATE.start_main_#t~ite26=|v_ULTIMATE.start_main_#t~ite26_35|, ULTIMATE.start_main_#t~ite20=|v_ULTIMATE.start_main_#t~ite20_145|, ULTIMATE.start_main_#t~ite43=|v_ULTIMATE.start_main_#t~ite43_48|, ULTIMATE.start_main_#t~ite22=|v_ULTIMATE.start_main_#t~ite22_37|, ULTIMATE.start_main_#t~ite45=|v_ULTIMATE.start_main_#t~ite45_36|, ~y$read_delayed~0=v_~y$read_delayed~0_6, ~y$mem_tmp~0=v_~y$mem_tmp~0_19, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_29, ~y$r_buff0_thd1~0=v_~y$r_buff0_thd1~0_297, ~y$flush_delayed~0=v_~y$flush_delayed~0_36, #length=|v_#length_13|, ULTIMATE.start_main_#t~ite18=|v_ULTIMATE.start_main_#t~ite18_36|, ULTIMATE.start_main_#t~ite39=|v_ULTIMATE.start_main_#t~ite39_38|, ULTIMATE.start_main_#t~nondet24=|v_ULTIMATE.start_main_#t~nondet24_21|, ULTIMATE.start_main_#t~ite35=|v_ULTIMATE.start_main_#t~ite35_27|, ULTIMATE.start_main_#t~ite37=|v_ULTIMATE.start_main_#t~ite37_41|, ULTIMATE.start_main_#t~ite31=|v_ULTIMATE.start_main_#t~ite31_44|, ULTIMATE.start_main_#t~ite33=|v_ULTIMATE.start_main_#t~ite33_38|, ~weak$$choice0~0=v_~weak$$choice0~0_14, #StackHeapBarrier=|v_#StackHeapBarrier_13|, ULTIMATE.start_main_#t~ite40=|v_ULTIMATE.start_main_#t~ite40_36|, ~y$w_buff1~0=v_~y$w_buff1~0_308, ~y$read_delayed_var~0.base=v_~y$read_delayed_var~0.base_6, ~y$r_buff0_thd2~0=v_~y$r_buff0_thd2~0_162, ULTIMATE.start_main_#t~nondet15=|v_ULTIMATE.start_main_#t~nondet15_10|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_61, ~y$r_buff1_thd0~0=v_~y$r_buff1_thd0~0_329, ~x~0=v_~x~0_147, ~y$read_delayed_var~0.offset=v_~y$read_delayed_var~0.offset_6, ~y$w_buff0_used~0=v_~y$w_buff0_used~0_834, ULTIMATE.start_main_#t~ite29=|v_ULTIMATE.start_main_#t~ite29_36|, ULTIMATE.start_main_~#t2012~0.offset=|v_ULTIMATE.start_main_~#t2012~0.offset_16|, ULTIMATE.start_main_#t~ite25=|v_ULTIMATE.start_main_#t~ite25_33|, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_27, ULTIMATE.start_main_#t~ite27=|v_ULTIMATE.start_main_#t~ite27_43|, ULTIMATE.start_main_#t~ite21=|v_ULTIMATE.start_main_#t~ite21_33|, ULTIMATE.start_main_#t~ite42=|v_ULTIMATE.start_main_#t~ite42_42|, ULTIMATE.start_main_#t~ite44=|v_ULTIMATE.start_main_#t~ite44_34|, ~y$r_buff1_thd1~0=v_~y$r_buff1_thd1~0_200, ULTIMATE.start_main_#t~ite30=|v_ULTIMATE.start_main_#t~ite30_34|, ULTIMATE.start_main_~#t2012~0.base=|v_ULTIMATE.start_main_~#t2012~0.base_19|, ~y$w_buff0~0=v_~y$w_buff0~0_485, ~y~0=v_~y~0_146, ULTIMATE.start_main_#t~ite17=|v_ULTIMATE.start_main_#t~ite17_29|, ULTIMATE.start_main_#t~nondet23=|v_ULTIMATE.start_main_#t~nondet23_21|, ULTIMATE.start_main_#t~ite19=|v_ULTIMATE.start_main_#t~ite19_33|, ULTIMATE.start_main_~#t2011~0.offset=|v_ULTIMATE.start_main_~#t2011~0.offset_19|, ULTIMATE.start_main_#t~ite36=|v_ULTIMATE.start_main_#t~ite36_53|, ULTIMATE.start_main_#t~ite38=|v_ULTIMATE.start_main_#t~ite38_27|, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_33, ULTIMATE.start_main_#t~ite32=|v_ULTIMATE.start_main_#t~ite32_35|, #NULL.base=|v_#NULL.base_3|, ULTIMATE.start_main_#t~ite34=|v_ULTIMATE.start_main_#t~ite34_40|, ~y$r_buff1_thd2~0=v_~y$r_buff1_thd2~0_208, ULTIMATE.start_main_#t~ite41=|v_ULTIMATE.start_main_#t~ite41_37|, ULTIMATE.start_main_#res=|v_ULTIMATE.start_main_#res_18|, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_416, #valid=|v_#valid_45|, #memory_int=|v_#memory_int_11|, ULTIMATE.start_main_#t~nondet16=|v_ULTIMATE.start_main_#t~nondet16_14|, ~weak$$choice2~0=v_~weak$$choice2~0_141, ~y$w_buff1_used~0=v_~y$w_buff1_used~0_547} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite28, ULTIMATE.start_main_~#t2011~0.base, #NULL.offset, ULTIMATE.start_main_#t~ite26, ULTIMATE.start_main_#t~ite20, ULTIMATE.start_main_#t~ite43, ULTIMATE.start_main_#t~ite22, ULTIMATE.start_main_#t~ite45, ~y$read_delayed~0, ~y$mem_tmp~0, ~__unbuffered_p1_EAX~0, ~y$r_buff0_thd1~0, ~y$flush_delayed~0, #length, ULTIMATE.start_main_#t~ite18, ULTIMATE.start_main_#t~ite39, ULTIMATE.start_main_#t~nondet24, ULTIMATE.start_main_#t~ite35, ULTIMATE.start_main_#t~ite37, ULTIMATE.start_main_#t~ite31, ULTIMATE.start_main_#t~ite33, ~weak$$choice0~0, ULTIMATE.start_main_#t~ite40, ~y$w_buff1~0, ~y$read_delayed_var~0.base, ~y$r_buff0_thd2~0, ULTIMATE.start_main_#t~nondet15, ~__unbuffered_cnt~0, ~y$r_buff1_thd0~0, ~x~0, ~y$read_delayed_var~0.offset, ~y$w_buff0_used~0, ULTIMATE.start_main_#t~ite29, ULTIMATE.start_main_~#t2012~0.offset, ULTIMATE.start_main_#t~ite25, ~main$tmp_guard1~0, ULTIMATE.start_main_#t~ite27, ULTIMATE.start_main_#t~ite21, ULTIMATE.start_main_#t~ite42, ULTIMATE.start_main_#t~ite44, ~y$r_buff1_thd1~0, ULTIMATE.start_main_#t~ite30, ULTIMATE.start_main_~#t2012~0.base, ~y$w_buff0~0, ~y~0, ULTIMATE.start_main_#t~ite17, ULTIMATE.start_main_#t~nondet23, ULTIMATE.start_main_#t~ite19, ULTIMATE.start_main_~#t2011~0.offset, ULTIMATE.start_main_#t~ite36, ULTIMATE.start_main_#t~ite38, ~main$tmp_guard0~0, ULTIMATE.start_main_#t~ite32, #NULL.base, ULTIMATE.start_main_#t~ite34, ~y$r_buff1_thd2~0, ULTIMATE.start_main_#t~ite41, ULTIMATE.start_main_#res, ~y$r_buff0_thd0~0, #valid, #memory_int, ULTIMATE.start_main_#t~nondet16, ~weak$$choice2~0, ~y$w_buff1_used~0] because there is no mapped edge [2019-12-07 13:59:41,412 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [675] [675] L779-1-->L781: Formula: (and (= (store |v_#memory_int_8| |v_ULTIMATE.start_main_~#t2012~0.base_11| (store (select |v_#memory_int_8| |v_ULTIMATE.start_main_~#t2012~0.base_11|) |v_ULTIMATE.start_main_~#t2012~0.offset_10| 1)) |v_#memory_int_7|) (= |v_#length_9| (store |v_#length_10| |v_ULTIMATE.start_main_~#t2012~0.base_11| 4)) (not (= |v_ULTIMATE.start_main_~#t2012~0.base_11| 0)) (= (store |v_#valid_28| |v_ULTIMATE.start_main_~#t2012~0.base_11| 1) |v_#valid_27|) (= |v_ULTIMATE.start_main_~#t2012~0.offset_10| 0) (< |v_#StackHeapBarrier_8| |v_ULTIMATE.start_main_~#t2012~0.base_11|) (= 0 (select |v_#valid_28| |v_ULTIMATE.start_main_~#t2012~0.base_11|))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_8|, #valid=|v_#valid_28|, #memory_int=|v_#memory_int_8|, #length=|v_#length_10|} OutVars{#StackHeapBarrier=|v_#StackHeapBarrier_8|, ULTIMATE.start_main_~#t2012~0.base=|v_ULTIMATE.start_main_~#t2012~0.base_11|, ULTIMATE.start_main_~#t2012~0.offset=|v_ULTIMATE.start_main_~#t2012~0.offset_10|, #valid=|v_#valid_27|, #memory_int=|v_#memory_int_7|, ULTIMATE.start_main_#t~nondet15=|v_ULTIMATE.start_main_#t~nondet15_6|, #length=|v_#length_9|} AuxVars[] AssignedVars[ULTIMATE.start_main_~#t2012~0.base, ULTIMATE.start_main_~#t2012~0.offset, #valid, #memory_int, ULTIMATE.start_main_#t~nondet15, #length] because there is no mapped edge [2019-12-07 13:59:41,413 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [638] [638] P0ENTRY-->L4-3: Formula: (and (= v_~y$w_buff1~0_121 v_~y$w_buff0~0_204) (not (= v_P0Thread1of1ForFork0___VERIFIER_assert_~expression_98 0)) (= v_P0Thread1of1ForFork0_~arg.base_94 |v_P0Thread1of1ForFork0_#in~arg.base_96|) (= 2 v_~y$w_buff0~0_203) (= |v_P0Thread1of1ForFork0___VERIFIER_assert_#in~expression_94| (ite (not (and (not (= 0 (mod v_~y$w_buff0_used~0_349 256))) (not (= 0 (mod v_~y$w_buff1_used~0_210 256))))) 1 0)) (= v_P0Thread1of1ForFork0___VERIFIER_assert_~expression_98 |v_P0Thread1of1ForFork0___VERIFIER_assert_#in~expression_94|) (= v_P0Thread1of1ForFork0_~arg.offset_94 |v_P0Thread1of1ForFork0_#in~arg.offset_96|) (= v_~y$w_buff0_used~0_350 v_~y$w_buff1_used~0_210) (= v_~y$w_buff0_used~0_349 1)) InVars {P0Thread1of1ForFork0_#in~arg.offset=|v_P0Thread1of1ForFork0_#in~arg.offset_96|, ~y$w_buff0_used~0=v_~y$w_buff0_used~0_350, ~y$w_buff0~0=v_~y$w_buff0~0_204, P0Thread1of1ForFork0_#in~arg.base=|v_P0Thread1of1ForFork0_#in~arg.base_96|} OutVars{P0Thread1of1ForFork0_#in~arg.offset=|v_P0Thread1of1ForFork0_#in~arg.offset_96|, ~y$w_buff0_used~0=v_~y$w_buff0_used~0_349, ~y$w_buff1~0=v_~y$w_buff1~0_121, ~y$w_buff0~0=v_~y$w_buff0~0_203, P0Thread1of1ForFork0___VERIFIER_assert_~expression=v_P0Thread1of1ForFork0___VERIFIER_assert_~expression_98, P0Thread1of1ForFork0_#in~arg.base=|v_P0Thread1of1ForFork0_#in~arg.base_96|, P0Thread1of1ForFork0_~arg.base=v_P0Thread1of1ForFork0_~arg.base_94, P0Thread1of1ForFork0___VERIFIER_assert_#in~expression=|v_P0Thread1of1ForFork0___VERIFIER_assert_#in~expression_94|, P0Thread1of1ForFork0_~arg.offset=v_P0Thread1of1ForFork0_~arg.offset_94, ~y$w_buff1_used~0=v_~y$w_buff1_used~0_210} AuxVars[] AssignedVars[~y$w_buff0_used~0, ~y$w_buff1~0, ~y$w_buff0~0, P0Thread1of1ForFork0___VERIFIER_assert_~expression, P0Thread1of1ForFork0_~arg.base, P0Thread1of1ForFork0___VERIFIER_assert_#in~expression, P0Thread1of1ForFork0_~arg.offset, ~y$w_buff1_used~0] because there is no mapped edge [2019-12-07 13:59:41,414 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [642] [642] L756-2-->L756-4: Formula: (let ((.cse0 (= (mod ~y$r_buff1_thd2~0_In-1820401614 256) 0)) (.cse1 (= 0 (mod ~y$w_buff1_used~0_In-1820401614 256)))) (or (and (= |P1Thread1of1ForFork1_#t~ite9_Out-1820401614| ~y~0_In-1820401614) (or .cse0 .cse1)) (and (not .cse0) (not .cse1) (= ~y$w_buff1~0_In-1820401614 |P1Thread1of1ForFork1_#t~ite9_Out-1820401614|)))) InVars {~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1820401614, ~y$w_buff1~0=~y$w_buff1~0_In-1820401614, ~y~0=~y~0_In-1820401614, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1820401614} OutVars{~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1820401614, ~y$w_buff1~0=~y$w_buff1~0_In-1820401614, P1Thread1of1ForFork1_#t~ite9=|P1Thread1of1ForFork1_#t~ite9_Out-1820401614|, ~y~0=~y~0_In-1820401614, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1820401614} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite9] because there is no mapped edge [2019-12-07 13:59:41,414 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [621] [621] L756-4-->L757: Formula: (= |v_P1Thread1of1ForFork1_#t~ite9_8| v_~y~0_41) InVars {P1Thread1of1ForFork1_#t~ite9=|v_P1Thread1of1ForFork1_#t~ite9_8|} OutVars{P1Thread1of1ForFork1_#t~ite9=|v_P1Thread1of1ForFork1_#t~ite9_7|, P1Thread1of1ForFork1_#t~ite10=|v_P1Thread1of1ForFork1_#t~ite10_13|, ~y~0=v_~y~0_41} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite9, P1Thread1of1ForFork1_#t~ite10, ~y~0] because there is no mapped edge [2019-12-07 13:59:41,414 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [646] [646] L757-->L757-2: Formula: (let ((.cse0 (= 0 (mod ~y$r_buff0_thd2~0_In1704810579 256))) (.cse1 (= 0 (mod ~y$w_buff0_used~0_In1704810579 256)))) (or (and (not .cse0) (not .cse1) (= 0 |P1Thread1of1ForFork1_#t~ite11_Out1704810579|)) (and (= ~y$w_buff0_used~0_In1704810579 |P1Thread1of1ForFork1_#t~ite11_Out1704810579|) (or .cse0 .cse1)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In1704810579, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In1704810579} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In1704810579, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In1704810579, P1Thread1of1ForFork1_#t~ite11=|P1Thread1of1ForFork1_#t~ite11_Out1704810579|} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite11] because there is no mapped edge [2019-12-07 13:59:41,414 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [659] [659] L758-->L758-2: Formula: (let ((.cse3 (= 0 (mod ~y$w_buff1_used~0_In-1852831118 256))) (.cse2 (= 0 (mod ~y$r_buff1_thd2~0_In-1852831118 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd2~0_In-1852831118 256))) (.cse0 (= (mod ~y$w_buff0_used~0_In-1852831118 256) 0))) (or (and (= ~y$w_buff1_used~0_In-1852831118 |P1Thread1of1ForFork1_#t~ite12_Out-1852831118|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (= 0 |P1Thread1of1ForFork1_#t~ite12_Out-1852831118|) (or (and (not .cse3) (not .cse2)) (and (not .cse1) (not .cse0)))))) InVars {~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1852831118, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-1852831118, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1852831118, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1852831118} OutVars{~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1852831118, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-1852831118, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1852831118, P1Thread1of1ForFork1_#t~ite12=|P1Thread1of1ForFork1_#t~ite12_Out-1852831118|, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1852831118} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite12] because there is no mapped edge [2019-12-07 13:59:41,414 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [645] [645] L759-->L759-2: Formula: (let ((.cse1 (= (mod ~y$w_buff0_used~0_In-1660626224 256) 0)) (.cse0 (= 0 (mod ~y$r_buff0_thd2~0_In-1660626224 256)))) (or (and (not .cse0) (not .cse1) (= 0 |P1Thread1of1ForFork1_#t~ite13_Out-1660626224|)) (and (= |P1Thread1of1ForFork1_#t~ite13_Out-1660626224| ~y$r_buff0_thd2~0_In-1660626224) (or .cse1 .cse0)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-1660626224, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1660626224} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In-1660626224, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1660626224, P1Thread1of1ForFork1_#t~ite13=|P1Thread1of1ForFork1_#t~ite13_Out-1660626224|} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite13] because there is no mapped edge [2019-12-07 13:59:41,415 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [652] [652] L760-->L760-2: Formula: (let ((.cse0 (= (mod ~y$r_buff0_thd2~0_In-126640001 256) 0)) (.cse1 (= (mod ~y$w_buff0_used~0_In-126640001 256) 0)) (.cse2 (= (mod ~y$w_buff1_used~0_In-126640001 256) 0)) (.cse3 (= (mod ~y$r_buff1_thd2~0_In-126640001 256) 0))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= 0 |P1Thread1of1ForFork1_#t~ite14_Out-126640001|)) (and (or .cse0 .cse1) (= |P1Thread1of1ForFork1_#t~ite14_Out-126640001| ~y$r_buff1_thd2~0_In-126640001) (or .cse2 .cse3)))) InVars {~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-126640001, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-126640001, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-126640001, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-126640001} OutVars{~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-126640001, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-126640001, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-126640001, P1Thread1of1ForFork1_#t~ite14=|P1Thread1of1ForFork1_#t~ite14_Out-126640001|, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-126640001} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite14] because there is no mapped edge [2019-12-07 13:59:41,415 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [685] [685] L760-2-->P1EXIT: Formula: (and (= |v_P1Thread1of1ForFork1_#t~ite14_28| v_~y$r_buff1_thd2~0_91) (= (+ v_~__unbuffered_cnt~0_39 1) v_~__unbuffered_cnt~0_38) (= 0 |v_P1Thread1of1ForFork1_#res.base_3|) (= |v_P1Thread1of1ForFork1_#res.offset_3| 0)) InVars {~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_39, P1Thread1of1ForFork1_#t~ite14=|v_P1Thread1of1ForFork1_#t~ite14_28|} OutVars{~y$r_buff1_thd2~0=v_~y$r_buff1_thd2~0_91, P1Thread1of1ForFork1_#res.offset=|v_P1Thread1of1ForFork1_#res.offset_3|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_38, P1Thread1of1ForFork1_#t~ite14=|v_P1Thread1of1ForFork1_#t~ite14_27|, P1Thread1of1ForFork1_#res.base=|v_P1Thread1of1ForFork1_#res.base_3|} AuxVars[] AssignedVars[~y$r_buff1_thd2~0, P1Thread1of1ForFork1_#res.offset, ~__unbuffered_cnt~0, P1Thread1of1ForFork1_#t~ite14, P1Thread1of1ForFork1_#res.base] because there is no mapped edge [2019-12-07 13:59:41,415 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [655] [655] L737-->L737-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff0_used~0_In-1496706665 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd1~0_In-1496706665 256)))) (or (and (or .cse0 .cse1) (= ~y$w_buff0_used~0_In-1496706665 |P0Thread1of1ForFork0_#t~ite5_Out-1496706665|)) (and (not .cse0) (= |P0Thread1of1ForFork0_#t~ite5_Out-1496706665| 0) (not .cse1)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-1496706665, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-1496706665} OutVars{P0Thread1of1ForFork0_#t~ite5=|P0Thread1of1ForFork0_#t~ite5_Out-1496706665|, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-1496706665, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-1496706665} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite5] because there is no mapped edge [2019-12-07 13:59:41,415 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [641] [641] L738-->L738-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff1_used~0_In-675632542 256))) (.cse1 (= (mod ~y$r_buff1_thd1~0_In-675632542 256) 0)) (.cse2 (= 0 (mod ~y$w_buff0_used~0_In-675632542 256))) (.cse3 (= 0 (mod ~y$r_buff0_thd1~0_In-675632542 256)))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= |P0Thread1of1ForFork0_#t~ite6_Out-675632542| 0)) (and (or .cse0 .cse1) (= ~y$w_buff1_used~0_In-675632542 |P0Thread1of1ForFork0_#t~ite6_Out-675632542|) (or .cse2 .cse3)))) InVars {~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In-675632542, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-675632542, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-675632542, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-675632542} OutVars{P0Thread1of1ForFork0_#t~ite6=|P0Thread1of1ForFork0_#t~ite6_Out-675632542|, ~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In-675632542, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-675632542, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-675632542, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-675632542} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite6] because there is no mapped edge [2019-12-07 13:59:41,415 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [643] [643] L739-->L740: Formula: (let ((.cse0 (= ~y$r_buff0_thd1~0_In-2144463238 ~y$r_buff0_thd1~0_Out-2144463238)) (.cse1 (= (mod ~y$r_buff0_thd1~0_In-2144463238 256) 0)) (.cse2 (= 0 (mod ~y$w_buff0_used~0_In-2144463238 256)))) (or (and .cse0 .cse1) (and .cse0 .cse2) (and (not .cse1) (not .cse2) (= 0 ~y$r_buff0_thd1~0_Out-2144463238)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-2144463238, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-2144463238} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In-2144463238, P0Thread1of1ForFork0_#t~ite7=|P0Thread1of1ForFork0_#t~ite7_Out-2144463238|, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_Out-2144463238} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite7, ~y$r_buff0_thd1~0] because there is no mapped edge [2019-12-07 13:59:41,415 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [657] [657] L740-->L740-2: Formula: (let ((.cse1 (= 0 (mod ~y$w_buff1_used~0_In1997755319 256))) (.cse0 (= (mod ~y$r_buff1_thd1~0_In1997755319 256) 0)) (.cse3 (= 0 (mod ~y$w_buff0_used~0_In1997755319 256))) (.cse2 (= 0 (mod ~y$r_buff0_thd1~0_In1997755319 256)))) (or (and (= ~y$r_buff1_thd1~0_In1997755319 |P0Thread1of1ForFork0_#t~ite8_Out1997755319|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (= 0 |P0Thread1of1ForFork0_#t~ite8_Out1997755319|) (or (and (not .cse1) (not .cse0)) (and (not .cse3) (not .cse2)))))) InVars {~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In1997755319, ~y$w_buff0_used~0=~y$w_buff0_used~0_In1997755319, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In1997755319, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1997755319} OutVars{~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In1997755319, ~y$w_buff0_used~0=~y$w_buff0_used~0_In1997755319, P0Thread1of1ForFork0_#t~ite8=|P0Thread1of1ForFork0_#t~ite8_Out1997755319|, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In1997755319, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1997755319} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite8] because there is no mapped edge [2019-12-07 13:59:41,415 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [668] [668] L740-2-->P0EXIT: Formula: (and (= |v_P0Thread1of1ForFork0_#res.offset_3| 0) (= v_~y$r_buff1_thd1~0_80 |v_P0Thread1of1ForFork0_#t~ite8_28|) (= 0 |v_P0Thread1of1ForFork0_#res.base_3|) (= v_~__unbuffered_cnt~0_31 (+ v_~__unbuffered_cnt~0_32 1))) InVars {P0Thread1of1ForFork0_#t~ite8=|v_P0Thread1of1ForFork0_#t~ite8_28|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_32} OutVars{~y$r_buff1_thd1~0=v_~y$r_buff1_thd1~0_80, P0Thread1of1ForFork0_#res.offset=|v_P0Thread1of1ForFork0_#res.offset_3|, P0Thread1of1ForFork0_#t~ite8=|v_P0Thread1of1ForFork0_#t~ite8_27|, P0Thread1of1ForFork0_#res.base=|v_P0Thread1of1ForFork0_#res.base_3|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_31} AuxVars[] AssignedVars[~y$r_buff1_thd1~0, P0Thread1of1ForFork0_#res.offset, P0Thread1of1ForFork0_#t~ite8, P0Thread1of1ForFork0_#res.base, ~__unbuffered_cnt~0] because there is no mapped edge [2019-12-07 13:59:41,416 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [577] [577] L785-->L787-2: Formula: (and (not (= (mod v_~main$tmp_guard0~0_4 256) 0)) (or (= (mod v_~y$w_buff0_used~0_67 256) 0) (= 0 (mod v_~y$r_buff0_thd0~0_44 256)))) InVars {~y$w_buff0_used~0=v_~y$w_buff0_used~0_67, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_44, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_4} OutVars{~y$w_buff0_used~0=v_~y$w_buff0_used~0_67, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_44, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_4} AuxVars[] AssignedVars[] because there is no mapped edge [2019-12-07 13:59:41,416 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [656] [656] L787-2-->L787-5: Formula: (let ((.cse1 (= (mod ~y$r_buff1_thd0~0_In528227422 256) 0)) (.cse0 (= (mod ~y$w_buff1_used~0_In528227422 256) 0)) (.cse2 (= |ULTIMATE.start_main_#t~ite17_Out528227422| |ULTIMATE.start_main_#t~ite18_Out528227422|))) (or (and (not .cse0) (not .cse1) .cse2 (= |ULTIMATE.start_main_#t~ite17_Out528227422| ~y$w_buff1~0_In528227422)) (and (or .cse1 .cse0) (= ~y~0_In528227422 |ULTIMATE.start_main_#t~ite17_Out528227422|) .cse2))) InVars {~y$w_buff1~0=~y$w_buff1~0_In528227422, ~y~0=~y~0_In528227422, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In528227422, ~y$w_buff1_used~0=~y$w_buff1_used~0_In528227422} OutVars{ULTIMATE.start_main_#t~ite17=|ULTIMATE.start_main_#t~ite17_Out528227422|, ~y$w_buff1~0=~y$w_buff1~0_In528227422, ULTIMATE.start_main_#t~ite18=|ULTIMATE.start_main_#t~ite18_Out528227422|, ~y~0=~y~0_In528227422, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In528227422, ~y$w_buff1_used~0=~y$w_buff1_used~0_In528227422} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite17, ULTIMATE.start_main_#t~ite18] because there is no mapped edge [2019-12-07 13:59:41,416 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [644] [644] L788-->L788-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff0_used~0_In195134002 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd0~0_In195134002 256)))) (or (and (= 0 |ULTIMATE.start_main_#t~ite19_Out195134002|) (not .cse0) (not .cse1)) (and (or .cse0 .cse1) (= ~y$w_buff0_used~0_In195134002 |ULTIMATE.start_main_#t~ite19_Out195134002|)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In195134002, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In195134002} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In195134002, ULTIMATE.start_main_#t~ite19=|ULTIMATE.start_main_#t~ite19_Out195134002|, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In195134002} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite19] because there is no mapped edge [2019-12-07 13:59:41,416 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [648] [648] L789-->L789-2: Formula: (let ((.cse3 (= (mod ~y$r_buff1_thd0~0_In-519157429 256) 0)) (.cse2 (= (mod ~y$w_buff1_used~0_In-519157429 256) 0)) (.cse1 (= (mod ~y$w_buff0_used~0_In-519157429 256) 0)) (.cse0 (= 0 (mod ~y$r_buff0_thd0~0_In-519157429 256)))) (or (and (= 0 |ULTIMATE.start_main_#t~ite20_Out-519157429|) (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3)))) (and (or .cse3 .cse2) (= |ULTIMATE.start_main_#t~ite20_Out-519157429| ~y$w_buff1_used~0_In-519157429) (or .cse1 .cse0)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-519157429, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In-519157429, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In-519157429, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-519157429} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In-519157429, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In-519157429, ULTIMATE.start_main_#t~ite20=|ULTIMATE.start_main_#t~ite20_Out-519157429|, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In-519157429, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-519157429} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite20] because there is no mapped edge [2019-12-07 13:59:41,416 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [639] [639] L790-->L790-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff0_used~0_In360435610 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd0~0_In360435610 256)))) (or (and (or .cse0 .cse1) (= ~y$r_buff0_thd0~0_In360435610 |ULTIMATE.start_main_#t~ite21_Out360435610|)) (and (= 0 |ULTIMATE.start_main_#t~ite21_Out360435610|) (not .cse0) (not .cse1)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In360435610, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In360435610} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In360435610, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In360435610, ULTIMATE.start_main_#t~ite21=|ULTIMATE.start_main_#t~ite21_Out360435610|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite21] because there is no mapped edge [2019-12-07 13:59:41,417 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [651] [651] L791-->L791-2: Formula: (let ((.cse0 (= 0 (mod ~y$r_buff0_thd0~0_In1751708561 256))) (.cse1 (= (mod ~y$w_buff0_used~0_In1751708561 256) 0)) (.cse2 (= (mod ~y$r_buff1_thd0~0_In1751708561 256) 0)) (.cse3 (= 0 (mod ~y$w_buff1_used~0_In1751708561 256)))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= |ULTIMATE.start_main_#t~ite22_Out1751708561| 0)) (and (= |ULTIMATE.start_main_#t~ite22_Out1751708561| ~y$r_buff1_thd0~0_In1751708561) (or .cse0 .cse1) (or .cse2 .cse3)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In1751708561, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In1751708561, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In1751708561, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1751708561} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In1751708561, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In1751708561, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In1751708561, ULTIMATE.start_main_#t~ite22=|ULTIMATE.start_main_#t~ite22_Out1751708561|, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1751708561} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite22] because there is no mapped edge [2019-12-07 13:59:41,417 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [689] [689] L800-->L800-8: Formula: (let ((.cse0 (= (mod ~weak$$choice2~0_In246089463 256) 0))) (or (and .cse0 (= |ULTIMATE.start_main_#t~ite32_Out246089463| |ULTIMATE.start_main_#t~ite31_Out246089463|) (= |ULTIMATE.start_main_#t~ite31_Out246089463| ~y$w_buff1~0_In246089463) (let ((.cse1 (= 0 (mod ~y$r_buff0_thd0~0_In246089463 256)))) (or (and (= (mod ~y$r_buff1_thd0~0_In246089463 256) 0) .cse1) (= (mod ~y$w_buff0_used~0_In246089463 256) 0) (and (= 0 (mod ~y$w_buff1_used~0_In246089463 256)) .cse1)))) (and (= |ULTIMATE.start_main_#t~ite32_Out246089463| ~y$w_buff1~0_In246089463) (= |ULTIMATE.start_main_#t~ite31_In246089463| |ULTIMATE.start_main_#t~ite31_Out246089463|) (not .cse0)))) InVars {~y$w_buff1~0=~y$w_buff1~0_In246089463, ~y$w_buff0_used~0=~y$w_buff0_used~0_In246089463, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In246089463, ~weak$$choice2~0=~weak$$choice2~0_In246089463, ULTIMATE.start_main_#t~ite31=|ULTIMATE.start_main_#t~ite31_In246089463|, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In246089463, ~y$w_buff1_used~0=~y$w_buff1_used~0_In246089463} OutVars{~y$w_buff1~0=~y$w_buff1~0_In246089463, ~y$w_buff0_used~0=~y$w_buff0_used~0_In246089463, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In246089463, ULTIMATE.start_main_#t~ite31=|ULTIMATE.start_main_#t~ite31_Out246089463|, ~weak$$choice2~0=~weak$$choice2~0_In246089463, ULTIMATE.start_main_#t~ite32=|ULTIMATE.start_main_#t~ite32_Out246089463|, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In246089463, ~y$w_buff1_used~0=~y$w_buff1_used~0_In246089463} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite31, ULTIMATE.start_main_#t~ite32] because there is no mapped edge [2019-12-07 13:59:41,418 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [637] [637] L803-->L804: Formula: (and (= v_~y$r_buff0_thd0~0_162 v_~y$r_buff0_thd0~0_163) (not (= (mod v_~weak$$choice2~0_39 256) 0))) InVars {~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_163, ~weak$$choice2~0=v_~weak$$choice2~0_39} OutVars{ULTIMATE.start_main_#t~ite41=|v_ULTIMATE.start_main_#t~ite41_9|, ULTIMATE.start_main_#t~ite40=|v_ULTIMATE.start_main_#t~ite40_11|, ULTIMATE.start_main_#t~ite39=|v_ULTIMATE.start_main_#t~ite39_18|, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_162, ~weak$$choice2~0=v_~weak$$choice2~0_39} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite41, ULTIMATE.start_main_#t~ite40, ULTIMATE.start_main_#t~ite39, ~y$r_buff0_thd0~0] because there is no mapped edge [2019-12-07 13:59:41,419 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [686] [686] L806-->L809-1: Formula: (and (= 0 v_~y$flush_delayed~0_24) (= |v_ULTIMATE.start___VERIFIER_assert_#in~expression_6| (mod v_~main$tmp_guard1~0_12 256)) (not (= 0 (mod v_~y$flush_delayed~0_25 256))) (= v_~y~0_106 v_~y$mem_tmp~0_13)) InVars {~y$mem_tmp~0=v_~y$mem_tmp~0_13, ~y$flush_delayed~0=v_~y$flush_delayed~0_25, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_12} OutVars{~y$mem_tmp~0=v_~y$mem_tmp~0_13, ~y$flush_delayed~0=v_~y$flush_delayed~0_24, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_12, ~y~0=v_~y~0_106, ULTIMATE.start_main_#t~ite45=|v_ULTIMATE.start_main_#t~ite45_22|, ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_6|} AuxVars[] AssignedVars[~y$flush_delayed~0, ~y~0, ULTIMATE.start_main_#t~ite45, ULTIMATE.start___VERIFIER_assert_#in~expression] because there is no mapped edge [2019-12-07 13:59:41,419 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [680] [680] L809-1-->ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION: Formula: (and (= v_ULTIMATE.start___VERIFIER_assert_~expression_10 |v_ULTIMATE.start___VERIFIER_assert_#in~expression_4|) (= v_ULTIMATE.start___VERIFIER_assert_~expression_10 0)) InVars {ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_4|} OutVars{ULTIMATE.start___VERIFIER_assert_~expression=v_ULTIMATE.start___VERIFIER_assert_~expression_10, ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_4|} AuxVars[] AssignedVars[ULTIMATE.start___VERIFIER_assert_~expression] because there is no mapped edge [2019-12-07 13:59:41,458 INFO L202 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction CFG 07.12 01:59:41 BasicIcfg [2019-12-07 13:59:41,459 INFO L132 PluginConnector]: ------------------------ END TraceAbstraction---------------------------- [2019-12-07 13:59:41,459 INFO L113 PluginConnector]: ------------------------Witness Printer---------------------------- [2019-12-07 13:59:41,459 INFO L271 PluginConnector]: Initializing Witness Printer... [2019-12-07 13:59:41,459 INFO L275 PluginConnector]: Witness Printer initialized [2019-12-07 13:59:41,460 INFO L185 PluginConnector]: Executing the observer RCFGCatcher from plugin Witness Printer for "de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 07.12 01:59:31" (3/4) ... [2019-12-07 13:59:41,461 INFO L131 WitnessPrinter]: Generating witness for reachability counterexample [2019-12-07 13:59:41,461 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [702] [702] ULTIMATE.startENTRY-->L779: Formula: (let ((.cse0 (store |v_#valid_47| 0 0))) (and (= 0 v_~y$read_delayed_var~0.base_6) (= v_~y$r_buff1_thd0~0_329 0) (= |v_#valid_45| (store .cse0 |v_ULTIMATE.start_main_~#t2011~0.base_24| 1)) (= v_~y$w_buff0_used~0_834 0) (= 0 v_~__unbuffered_cnt~0_61) (= 0 v_~weak$$choice0~0_14) (= v_~y$r_buff1_thd1~0_200 0) (= 0 v_~x~0_147) (= |v_#NULL.offset_3| 0) (= v_~main$tmp_guard1~0_27 0) (= v_~y$read_delayed~0_6 0) (= (select .cse0 |v_ULTIMATE.start_main_~#t2011~0.base_24|) 0) (= 0 v_~__unbuffered_p1_EAX~0_29) (< |v_#StackHeapBarrier_13| |v_ULTIMATE.start_main_~#t2011~0.base_24|) (= 0 v_~y$r_buff1_thd2~0_208) (= 0 v_~y$r_buff0_thd2~0_162) (= v_~y$mem_tmp~0_19 0) (= |v_ULTIMATE.start_main_~#t2011~0.offset_19| 0) (= v_~weak$$choice2~0_141 0) (= v_~y$w_buff1_used~0_547 0) (= v_~y$r_buff0_thd1~0_297 0) (= 0 v_~y$flush_delayed~0_36) (= v_~main$tmp_guard0~0_33 0) (= 0 |v_#NULL.base_3|) (= |v_#memory_int_11| (store |v_#memory_int_12| |v_ULTIMATE.start_main_~#t2011~0.base_24| (store (select |v_#memory_int_12| |v_ULTIMATE.start_main_~#t2011~0.base_24|) |v_ULTIMATE.start_main_~#t2011~0.offset_19| 0))) (= (store |v_#length_14| |v_ULTIMATE.start_main_~#t2011~0.base_24| 4) |v_#length_13|) (= 0 v_~y$w_buff0~0_485) (= 0 v_~y$read_delayed_var~0.offset_6) (= v_~y$r_buff0_thd0~0_416 0) (= v_~y~0_146 0) (< 0 |v_#StackHeapBarrier_13|) (= v_~y$w_buff1~0_308 0))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_13|, #valid=|v_#valid_47|, #memory_int=|v_#memory_int_12|, #length=|v_#length_14|} OutVars{ULTIMATE.start_main_#t~ite28=|v_ULTIMATE.start_main_#t~ite28_41|, ULTIMATE.start_main_~#t2011~0.base=|v_ULTIMATE.start_main_~#t2011~0.base_24|, #NULL.offset=|v_#NULL.offset_3|, ULTIMATE.start_main_#t~ite26=|v_ULTIMATE.start_main_#t~ite26_35|, ULTIMATE.start_main_#t~ite20=|v_ULTIMATE.start_main_#t~ite20_145|, ULTIMATE.start_main_#t~ite43=|v_ULTIMATE.start_main_#t~ite43_48|, ULTIMATE.start_main_#t~ite22=|v_ULTIMATE.start_main_#t~ite22_37|, ULTIMATE.start_main_#t~ite45=|v_ULTIMATE.start_main_#t~ite45_36|, ~y$read_delayed~0=v_~y$read_delayed~0_6, ~y$mem_tmp~0=v_~y$mem_tmp~0_19, ~__unbuffered_p1_EAX~0=v_~__unbuffered_p1_EAX~0_29, ~y$r_buff0_thd1~0=v_~y$r_buff0_thd1~0_297, ~y$flush_delayed~0=v_~y$flush_delayed~0_36, #length=|v_#length_13|, ULTIMATE.start_main_#t~ite18=|v_ULTIMATE.start_main_#t~ite18_36|, ULTIMATE.start_main_#t~ite39=|v_ULTIMATE.start_main_#t~ite39_38|, ULTIMATE.start_main_#t~nondet24=|v_ULTIMATE.start_main_#t~nondet24_21|, ULTIMATE.start_main_#t~ite35=|v_ULTIMATE.start_main_#t~ite35_27|, ULTIMATE.start_main_#t~ite37=|v_ULTIMATE.start_main_#t~ite37_41|, ULTIMATE.start_main_#t~ite31=|v_ULTIMATE.start_main_#t~ite31_44|, ULTIMATE.start_main_#t~ite33=|v_ULTIMATE.start_main_#t~ite33_38|, ~weak$$choice0~0=v_~weak$$choice0~0_14, #StackHeapBarrier=|v_#StackHeapBarrier_13|, ULTIMATE.start_main_#t~ite40=|v_ULTIMATE.start_main_#t~ite40_36|, ~y$w_buff1~0=v_~y$w_buff1~0_308, ~y$read_delayed_var~0.base=v_~y$read_delayed_var~0.base_6, ~y$r_buff0_thd2~0=v_~y$r_buff0_thd2~0_162, ULTIMATE.start_main_#t~nondet15=|v_ULTIMATE.start_main_#t~nondet15_10|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_61, ~y$r_buff1_thd0~0=v_~y$r_buff1_thd0~0_329, ~x~0=v_~x~0_147, ~y$read_delayed_var~0.offset=v_~y$read_delayed_var~0.offset_6, ~y$w_buff0_used~0=v_~y$w_buff0_used~0_834, ULTIMATE.start_main_#t~ite29=|v_ULTIMATE.start_main_#t~ite29_36|, ULTIMATE.start_main_~#t2012~0.offset=|v_ULTIMATE.start_main_~#t2012~0.offset_16|, ULTIMATE.start_main_#t~ite25=|v_ULTIMATE.start_main_#t~ite25_33|, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_27, ULTIMATE.start_main_#t~ite27=|v_ULTIMATE.start_main_#t~ite27_43|, ULTIMATE.start_main_#t~ite21=|v_ULTIMATE.start_main_#t~ite21_33|, ULTIMATE.start_main_#t~ite42=|v_ULTIMATE.start_main_#t~ite42_42|, ULTIMATE.start_main_#t~ite44=|v_ULTIMATE.start_main_#t~ite44_34|, ~y$r_buff1_thd1~0=v_~y$r_buff1_thd1~0_200, ULTIMATE.start_main_#t~ite30=|v_ULTIMATE.start_main_#t~ite30_34|, ULTIMATE.start_main_~#t2012~0.base=|v_ULTIMATE.start_main_~#t2012~0.base_19|, ~y$w_buff0~0=v_~y$w_buff0~0_485, ~y~0=v_~y~0_146, ULTIMATE.start_main_#t~ite17=|v_ULTIMATE.start_main_#t~ite17_29|, ULTIMATE.start_main_#t~nondet23=|v_ULTIMATE.start_main_#t~nondet23_21|, ULTIMATE.start_main_#t~ite19=|v_ULTIMATE.start_main_#t~ite19_33|, ULTIMATE.start_main_~#t2011~0.offset=|v_ULTIMATE.start_main_~#t2011~0.offset_19|, ULTIMATE.start_main_#t~ite36=|v_ULTIMATE.start_main_#t~ite36_53|, ULTIMATE.start_main_#t~ite38=|v_ULTIMATE.start_main_#t~ite38_27|, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_33, ULTIMATE.start_main_#t~ite32=|v_ULTIMATE.start_main_#t~ite32_35|, #NULL.base=|v_#NULL.base_3|, ULTIMATE.start_main_#t~ite34=|v_ULTIMATE.start_main_#t~ite34_40|, ~y$r_buff1_thd2~0=v_~y$r_buff1_thd2~0_208, ULTIMATE.start_main_#t~ite41=|v_ULTIMATE.start_main_#t~ite41_37|, ULTIMATE.start_main_#res=|v_ULTIMATE.start_main_#res_18|, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_416, #valid=|v_#valid_45|, #memory_int=|v_#memory_int_11|, ULTIMATE.start_main_#t~nondet16=|v_ULTIMATE.start_main_#t~nondet16_14|, ~weak$$choice2~0=v_~weak$$choice2~0_141, ~y$w_buff1_used~0=v_~y$w_buff1_used~0_547} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite28, ULTIMATE.start_main_~#t2011~0.base, #NULL.offset, ULTIMATE.start_main_#t~ite26, ULTIMATE.start_main_#t~ite20, ULTIMATE.start_main_#t~ite43, ULTIMATE.start_main_#t~ite22, ULTIMATE.start_main_#t~ite45, ~y$read_delayed~0, ~y$mem_tmp~0, ~__unbuffered_p1_EAX~0, ~y$r_buff0_thd1~0, ~y$flush_delayed~0, #length, ULTIMATE.start_main_#t~ite18, ULTIMATE.start_main_#t~ite39, ULTIMATE.start_main_#t~nondet24, ULTIMATE.start_main_#t~ite35, ULTIMATE.start_main_#t~ite37, ULTIMATE.start_main_#t~ite31, ULTIMATE.start_main_#t~ite33, ~weak$$choice0~0, ULTIMATE.start_main_#t~ite40, ~y$w_buff1~0, ~y$read_delayed_var~0.base, ~y$r_buff0_thd2~0, ULTIMATE.start_main_#t~nondet15, ~__unbuffered_cnt~0, ~y$r_buff1_thd0~0, ~x~0, ~y$read_delayed_var~0.offset, ~y$w_buff0_used~0, ULTIMATE.start_main_#t~ite29, ULTIMATE.start_main_~#t2012~0.offset, ULTIMATE.start_main_#t~ite25, ~main$tmp_guard1~0, ULTIMATE.start_main_#t~ite27, ULTIMATE.start_main_#t~ite21, ULTIMATE.start_main_#t~ite42, ULTIMATE.start_main_#t~ite44, ~y$r_buff1_thd1~0, ULTIMATE.start_main_#t~ite30, ULTIMATE.start_main_~#t2012~0.base, ~y$w_buff0~0, ~y~0, ULTIMATE.start_main_#t~ite17, ULTIMATE.start_main_#t~nondet23, ULTIMATE.start_main_#t~ite19, ULTIMATE.start_main_~#t2011~0.offset, ULTIMATE.start_main_#t~ite36, ULTIMATE.start_main_#t~ite38, ~main$tmp_guard0~0, ULTIMATE.start_main_#t~ite32, #NULL.base, ULTIMATE.start_main_#t~ite34, ~y$r_buff1_thd2~0, ULTIMATE.start_main_#t~ite41, ULTIMATE.start_main_#res, ~y$r_buff0_thd0~0, #valid, #memory_int, ULTIMATE.start_main_#t~nondet16, ~weak$$choice2~0, ~y$w_buff1_used~0] because there is no mapped edge [2019-12-07 13:59:41,462 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [675] [675] L779-1-->L781: Formula: (and (= (store |v_#memory_int_8| |v_ULTIMATE.start_main_~#t2012~0.base_11| (store (select |v_#memory_int_8| |v_ULTIMATE.start_main_~#t2012~0.base_11|) |v_ULTIMATE.start_main_~#t2012~0.offset_10| 1)) |v_#memory_int_7|) (= |v_#length_9| (store |v_#length_10| |v_ULTIMATE.start_main_~#t2012~0.base_11| 4)) (not (= |v_ULTIMATE.start_main_~#t2012~0.base_11| 0)) (= (store |v_#valid_28| |v_ULTIMATE.start_main_~#t2012~0.base_11| 1) |v_#valid_27|) (= |v_ULTIMATE.start_main_~#t2012~0.offset_10| 0) (< |v_#StackHeapBarrier_8| |v_ULTIMATE.start_main_~#t2012~0.base_11|) (= 0 (select |v_#valid_28| |v_ULTIMATE.start_main_~#t2012~0.base_11|))) InVars {#StackHeapBarrier=|v_#StackHeapBarrier_8|, #valid=|v_#valid_28|, #memory_int=|v_#memory_int_8|, #length=|v_#length_10|} OutVars{#StackHeapBarrier=|v_#StackHeapBarrier_8|, ULTIMATE.start_main_~#t2012~0.base=|v_ULTIMATE.start_main_~#t2012~0.base_11|, ULTIMATE.start_main_~#t2012~0.offset=|v_ULTIMATE.start_main_~#t2012~0.offset_10|, #valid=|v_#valid_27|, #memory_int=|v_#memory_int_7|, ULTIMATE.start_main_#t~nondet15=|v_ULTIMATE.start_main_#t~nondet15_6|, #length=|v_#length_9|} AuxVars[] AssignedVars[ULTIMATE.start_main_~#t2012~0.base, ULTIMATE.start_main_~#t2012~0.offset, #valid, #memory_int, ULTIMATE.start_main_#t~nondet15, #length] because there is no mapped edge [2019-12-07 13:59:41,462 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [638] [638] P0ENTRY-->L4-3: Formula: (and (= v_~y$w_buff1~0_121 v_~y$w_buff0~0_204) (not (= v_P0Thread1of1ForFork0___VERIFIER_assert_~expression_98 0)) (= v_P0Thread1of1ForFork0_~arg.base_94 |v_P0Thread1of1ForFork0_#in~arg.base_96|) (= 2 v_~y$w_buff0~0_203) (= |v_P0Thread1of1ForFork0___VERIFIER_assert_#in~expression_94| (ite (not (and (not (= 0 (mod v_~y$w_buff0_used~0_349 256))) (not (= 0 (mod v_~y$w_buff1_used~0_210 256))))) 1 0)) (= v_P0Thread1of1ForFork0___VERIFIER_assert_~expression_98 |v_P0Thread1of1ForFork0___VERIFIER_assert_#in~expression_94|) (= v_P0Thread1of1ForFork0_~arg.offset_94 |v_P0Thread1of1ForFork0_#in~arg.offset_96|) (= v_~y$w_buff0_used~0_350 v_~y$w_buff1_used~0_210) (= v_~y$w_buff0_used~0_349 1)) InVars {P0Thread1of1ForFork0_#in~arg.offset=|v_P0Thread1of1ForFork0_#in~arg.offset_96|, ~y$w_buff0_used~0=v_~y$w_buff0_used~0_350, ~y$w_buff0~0=v_~y$w_buff0~0_204, P0Thread1of1ForFork0_#in~arg.base=|v_P0Thread1of1ForFork0_#in~arg.base_96|} OutVars{P0Thread1of1ForFork0_#in~arg.offset=|v_P0Thread1of1ForFork0_#in~arg.offset_96|, ~y$w_buff0_used~0=v_~y$w_buff0_used~0_349, ~y$w_buff1~0=v_~y$w_buff1~0_121, ~y$w_buff0~0=v_~y$w_buff0~0_203, P0Thread1of1ForFork0___VERIFIER_assert_~expression=v_P0Thread1of1ForFork0___VERIFIER_assert_~expression_98, P0Thread1of1ForFork0_#in~arg.base=|v_P0Thread1of1ForFork0_#in~arg.base_96|, P0Thread1of1ForFork0_~arg.base=v_P0Thread1of1ForFork0_~arg.base_94, P0Thread1of1ForFork0___VERIFIER_assert_#in~expression=|v_P0Thread1of1ForFork0___VERIFIER_assert_#in~expression_94|, P0Thread1of1ForFork0_~arg.offset=v_P0Thread1of1ForFork0_~arg.offset_94, ~y$w_buff1_used~0=v_~y$w_buff1_used~0_210} AuxVars[] AssignedVars[~y$w_buff0_used~0, ~y$w_buff1~0, ~y$w_buff0~0, P0Thread1of1ForFork0___VERIFIER_assert_~expression, P0Thread1of1ForFork0_~arg.base, P0Thread1of1ForFork0___VERIFIER_assert_#in~expression, P0Thread1of1ForFork0_~arg.offset, ~y$w_buff1_used~0] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [642] [642] L756-2-->L756-4: Formula: (let ((.cse0 (= (mod ~y$r_buff1_thd2~0_In-1820401614 256) 0)) (.cse1 (= 0 (mod ~y$w_buff1_used~0_In-1820401614 256)))) (or (and (= |P1Thread1of1ForFork1_#t~ite9_Out-1820401614| ~y~0_In-1820401614) (or .cse0 .cse1)) (and (not .cse0) (not .cse1) (= ~y$w_buff1~0_In-1820401614 |P1Thread1of1ForFork1_#t~ite9_Out-1820401614|)))) InVars {~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1820401614, ~y$w_buff1~0=~y$w_buff1~0_In-1820401614, ~y~0=~y~0_In-1820401614, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1820401614} OutVars{~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1820401614, ~y$w_buff1~0=~y$w_buff1~0_In-1820401614, P1Thread1of1ForFork1_#t~ite9=|P1Thread1of1ForFork1_#t~ite9_Out-1820401614|, ~y~0=~y~0_In-1820401614, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1820401614} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite9] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [621] [621] L756-4-->L757: Formula: (= |v_P1Thread1of1ForFork1_#t~ite9_8| v_~y~0_41) InVars {P1Thread1of1ForFork1_#t~ite9=|v_P1Thread1of1ForFork1_#t~ite9_8|} OutVars{P1Thread1of1ForFork1_#t~ite9=|v_P1Thread1of1ForFork1_#t~ite9_7|, P1Thread1of1ForFork1_#t~ite10=|v_P1Thread1of1ForFork1_#t~ite10_13|, ~y~0=v_~y~0_41} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite9, P1Thread1of1ForFork1_#t~ite10, ~y~0] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [646] [646] L757-->L757-2: Formula: (let ((.cse0 (= 0 (mod ~y$r_buff0_thd2~0_In1704810579 256))) (.cse1 (= 0 (mod ~y$w_buff0_used~0_In1704810579 256)))) (or (and (not .cse0) (not .cse1) (= 0 |P1Thread1of1ForFork1_#t~ite11_Out1704810579|)) (and (= ~y$w_buff0_used~0_In1704810579 |P1Thread1of1ForFork1_#t~ite11_Out1704810579|) (or .cse0 .cse1)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In1704810579, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In1704810579} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In1704810579, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In1704810579, P1Thread1of1ForFork1_#t~ite11=|P1Thread1of1ForFork1_#t~ite11_Out1704810579|} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite11] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [659] [659] L758-->L758-2: Formula: (let ((.cse3 (= 0 (mod ~y$w_buff1_used~0_In-1852831118 256))) (.cse2 (= 0 (mod ~y$r_buff1_thd2~0_In-1852831118 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd2~0_In-1852831118 256))) (.cse0 (= (mod ~y$w_buff0_used~0_In-1852831118 256) 0))) (or (and (= ~y$w_buff1_used~0_In-1852831118 |P1Thread1of1ForFork1_#t~ite12_Out-1852831118|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (= 0 |P1Thread1of1ForFork1_#t~ite12_Out-1852831118|) (or (and (not .cse3) (not .cse2)) (and (not .cse1) (not .cse0)))))) InVars {~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1852831118, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-1852831118, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1852831118, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1852831118} OutVars{~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-1852831118, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-1852831118, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1852831118, P1Thread1of1ForFork1_#t~ite12=|P1Thread1of1ForFork1_#t~ite12_Out-1852831118|, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-1852831118} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite12] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [645] [645] L759-->L759-2: Formula: (let ((.cse1 (= (mod ~y$w_buff0_used~0_In-1660626224 256) 0)) (.cse0 (= 0 (mod ~y$r_buff0_thd2~0_In-1660626224 256)))) (or (and (not .cse0) (not .cse1) (= 0 |P1Thread1of1ForFork1_#t~ite13_Out-1660626224|)) (and (= |P1Thread1of1ForFork1_#t~ite13_Out-1660626224| ~y$r_buff0_thd2~0_In-1660626224) (or .cse1 .cse0)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-1660626224, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1660626224} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In-1660626224, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-1660626224, P1Thread1of1ForFork1_#t~ite13=|P1Thread1of1ForFork1_#t~ite13_Out-1660626224|} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite13] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [652] [652] L760-->L760-2: Formula: (let ((.cse0 (= (mod ~y$r_buff0_thd2~0_In-126640001 256) 0)) (.cse1 (= (mod ~y$w_buff0_used~0_In-126640001 256) 0)) (.cse2 (= (mod ~y$w_buff1_used~0_In-126640001 256) 0)) (.cse3 (= (mod ~y$r_buff1_thd2~0_In-126640001 256) 0))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= 0 |P1Thread1of1ForFork1_#t~ite14_Out-126640001|)) (and (or .cse0 .cse1) (= |P1Thread1of1ForFork1_#t~ite14_Out-126640001| ~y$r_buff1_thd2~0_In-126640001) (or .cse2 .cse3)))) InVars {~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-126640001, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-126640001, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-126640001, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-126640001} OutVars{~y$r_buff1_thd2~0=~y$r_buff1_thd2~0_In-126640001, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-126640001, ~y$r_buff0_thd2~0=~y$r_buff0_thd2~0_In-126640001, P1Thread1of1ForFork1_#t~ite14=|P1Thread1of1ForFork1_#t~ite14_Out-126640001|, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-126640001} AuxVars[] AssignedVars[P1Thread1of1ForFork1_#t~ite14] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [685] [685] L760-2-->P1EXIT: Formula: (and (= |v_P1Thread1of1ForFork1_#t~ite14_28| v_~y$r_buff1_thd2~0_91) (= (+ v_~__unbuffered_cnt~0_39 1) v_~__unbuffered_cnt~0_38) (= 0 |v_P1Thread1of1ForFork1_#res.base_3|) (= |v_P1Thread1of1ForFork1_#res.offset_3| 0)) InVars {~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_39, P1Thread1of1ForFork1_#t~ite14=|v_P1Thread1of1ForFork1_#t~ite14_28|} OutVars{~y$r_buff1_thd2~0=v_~y$r_buff1_thd2~0_91, P1Thread1of1ForFork1_#res.offset=|v_P1Thread1of1ForFork1_#res.offset_3|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_38, P1Thread1of1ForFork1_#t~ite14=|v_P1Thread1of1ForFork1_#t~ite14_27|, P1Thread1of1ForFork1_#res.base=|v_P1Thread1of1ForFork1_#res.base_3|} AuxVars[] AssignedVars[~y$r_buff1_thd2~0, P1Thread1of1ForFork1_#res.offset, ~__unbuffered_cnt~0, P1Thread1of1ForFork1_#t~ite14, P1Thread1of1ForFork1_#res.base] because there is no mapped edge [2019-12-07 13:59:41,463 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [655] [655] L737-->L737-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff0_used~0_In-1496706665 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd1~0_In-1496706665 256)))) (or (and (or .cse0 .cse1) (= ~y$w_buff0_used~0_In-1496706665 |P0Thread1of1ForFork0_#t~ite5_Out-1496706665|)) (and (not .cse0) (= |P0Thread1of1ForFork0_#t~ite5_Out-1496706665| 0) (not .cse1)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-1496706665, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-1496706665} OutVars{P0Thread1of1ForFork0_#t~ite5=|P0Thread1of1ForFork0_#t~ite5_Out-1496706665|, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-1496706665, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-1496706665} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite5] because there is no mapped edge [2019-12-07 13:59:41,464 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [641] [641] L738-->L738-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff1_used~0_In-675632542 256))) (.cse1 (= (mod ~y$r_buff1_thd1~0_In-675632542 256) 0)) (.cse2 (= 0 (mod ~y$w_buff0_used~0_In-675632542 256))) (.cse3 (= 0 (mod ~y$r_buff0_thd1~0_In-675632542 256)))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= |P0Thread1of1ForFork0_#t~ite6_Out-675632542| 0)) (and (or .cse0 .cse1) (= ~y$w_buff1_used~0_In-675632542 |P0Thread1of1ForFork0_#t~ite6_Out-675632542|) (or .cse2 .cse3)))) InVars {~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In-675632542, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-675632542, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-675632542, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-675632542} OutVars{P0Thread1of1ForFork0_#t~ite6=|P0Thread1of1ForFork0_#t~ite6_Out-675632542|, ~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In-675632542, ~y$w_buff0_used~0=~y$w_buff0_used~0_In-675632542, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-675632542, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-675632542} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite6] because there is no mapped edge [2019-12-07 13:59:41,464 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [643] [643] L739-->L740: Formula: (let ((.cse0 (= ~y$r_buff0_thd1~0_In-2144463238 ~y$r_buff0_thd1~0_Out-2144463238)) (.cse1 (= (mod ~y$r_buff0_thd1~0_In-2144463238 256) 0)) (.cse2 (= 0 (mod ~y$w_buff0_used~0_In-2144463238 256)))) (or (and .cse0 .cse1) (and .cse0 .cse2) (and (not .cse1) (not .cse2) (= 0 ~y$r_buff0_thd1~0_Out-2144463238)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-2144463238, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In-2144463238} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In-2144463238, P0Thread1of1ForFork0_#t~ite7=|P0Thread1of1ForFork0_#t~ite7_Out-2144463238|, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_Out-2144463238} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite7, ~y$r_buff0_thd1~0] because there is no mapped edge [2019-12-07 13:59:41,464 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [657] [657] L740-->L740-2: Formula: (let ((.cse1 (= 0 (mod ~y$w_buff1_used~0_In1997755319 256))) (.cse0 (= (mod ~y$r_buff1_thd1~0_In1997755319 256) 0)) (.cse3 (= 0 (mod ~y$w_buff0_used~0_In1997755319 256))) (.cse2 (= 0 (mod ~y$r_buff0_thd1~0_In1997755319 256)))) (or (and (= ~y$r_buff1_thd1~0_In1997755319 |P0Thread1of1ForFork0_#t~ite8_Out1997755319|) (or .cse0 .cse1) (or .cse2 .cse3)) (and (= 0 |P0Thread1of1ForFork0_#t~ite8_Out1997755319|) (or (and (not .cse1) (not .cse0)) (and (not .cse3) (not .cse2)))))) InVars {~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In1997755319, ~y$w_buff0_used~0=~y$w_buff0_used~0_In1997755319, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In1997755319, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1997755319} OutVars{~y$r_buff1_thd1~0=~y$r_buff1_thd1~0_In1997755319, ~y$w_buff0_used~0=~y$w_buff0_used~0_In1997755319, P0Thread1of1ForFork0_#t~ite8=|P0Thread1of1ForFork0_#t~ite8_Out1997755319|, ~y$r_buff0_thd1~0=~y$r_buff0_thd1~0_In1997755319, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1997755319} AuxVars[] AssignedVars[P0Thread1of1ForFork0_#t~ite8] because there is no mapped edge [2019-12-07 13:59:41,464 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [668] [668] L740-2-->P0EXIT: Formula: (and (= |v_P0Thread1of1ForFork0_#res.offset_3| 0) (= v_~y$r_buff1_thd1~0_80 |v_P0Thread1of1ForFork0_#t~ite8_28|) (= 0 |v_P0Thread1of1ForFork0_#res.base_3|) (= v_~__unbuffered_cnt~0_31 (+ v_~__unbuffered_cnt~0_32 1))) InVars {P0Thread1of1ForFork0_#t~ite8=|v_P0Thread1of1ForFork0_#t~ite8_28|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_32} OutVars{~y$r_buff1_thd1~0=v_~y$r_buff1_thd1~0_80, P0Thread1of1ForFork0_#res.offset=|v_P0Thread1of1ForFork0_#res.offset_3|, P0Thread1of1ForFork0_#t~ite8=|v_P0Thread1of1ForFork0_#t~ite8_27|, P0Thread1of1ForFork0_#res.base=|v_P0Thread1of1ForFork0_#res.base_3|, ~__unbuffered_cnt~0=v_~__unbuffered_cnt~0_31} AuxVars[] AssignedVars[~y$r_buff1_thd1~0, P0Thread1of1ForFork0_#res.offset, P0Thread1of1ForFork0_#t~ite8, P0Thread1of1ForFork0_#res.base, ~__unbuffered_cnt~0] because there is no mapped edge [2019-12-07 13:59:41,464 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [577] [577] L785-->L787-2: Formula: (and (not (= (mod v_~main$tmp_guard0~0_4 256) 0)) (or (= (mod v_~y$w_buff0_used~0_67 256) 0) (= 0 (mod v_~y$r_buff0_thd0~0_44 256)))) InVars {~y$w_buff0_used~0=v_~y$w_buff0_used~0_67, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_44, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_4} OutVars{~y$w_buff0_used~0=v_~y$w_buff0_used~0_67, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_44, ~main$tmp_guard0~0=v_~main$tmp_guard0~0_4} AuxVars[] AssignedVars[] because there is no mapped edge [2019-12-07 13:59:41,464 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [656] [656] L787-2-->L787-5: Formula: (let ((.cse1 (= (mod ~y$r_buff1_thd0~0_In528227422 256) 0)) (.cse0 (= (mod ~y$w_buff1_used~0_In528227422 256) 0)) (.cse2 (= |ULTIMATE.start_main_#t~ite17_Out528227422| |ULTIMATE.start_main_#t~ite18_Out528227422|))) (or (and (not .cse0) (not .cse1) .cse2 (= |ULTIMATE.start_main_#t~ite17_Out528227422| ~y$w_buff1~0_In528227422)) (and (or .cse1 .cse0) (= ~y~0_In528227422 |ULTIMATE.start_main_#t~ite17_Out528227422|) .cse2))) InVars {~y$w_buff1~0=~y$w_buff1~0_In528227422, ~y~0=~y~0_In528227422, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In528227422, ~y$w_buff1_used~0=~y$w_buff1_used~0_In528227422} OutVars{ULTIMATE.start_main_#t~ite17=|ULTIMATE.start_main_#t~ite17_Out528227422|, ~y$w_buff1~0=~y$w_buff1~0_In528227422, ULTIMATE.start_main_#t~ite18=|ULTIMATE.start_main_#t~ite18_Out528227422|, ~y~0=~y~0_In528227422, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In528227422, ~y$w_buff1_used~0=~y$w_buff1_used~0_In528227422} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite17, ULTIMATE.start_main_#t~ite18] because there is no mapped edge [2019-12-07 13:59:41,465 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [644] [644] L788-->L788-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff0_used~0_In195134002 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd0~0_In195134002 256)))) (or (and (= 0 |ULTIMATE.start_main_#t~ite19_Out195134002|) (not .cse0) (not .cse1)) (and (or .cse0 .cse1) (= ~y$w_buff0_used~0_In195134002 |ULTIMATE.start_main_#t~ite19_Out195134002|)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In195134002, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In195134002} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In195134002, ULTIMATE.start_main_#t~ite19=|ULTIMATE.start_main_#t~ite19_Out195134002|, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In195134002} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite19] because there is no mapped edge [2019-12-07 13:59:41,465 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [648] [648] L789-->L789-2: Formula: (let ((.cse3 (= (mod ~y$r_buff1_thd0~0_In-519157429 256) 0)) (.cse2 (= (mod ~y$w_buff1_used~0_In-519157429 256) 0)) (.cse1 (= (mod ~y$w_buff0_used~0_In-519157429 256) 0)) (.cse0 (= 0 (mod ~y$r_buff0_thd0~0_In-519157429 256)))) (or (and (= 0 |ULTIMATE.start_main_#t~ite20_Out-519157429|) (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3)))) (and (or .cse3 .cse2) (= |ULTIMATE.start_main_#t~ite20_Out-519157429| ~y$w_buff1_used~0_In-519157429) (or .cse1 .cse0)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In-519157429, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In-519157429, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In-519157429, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-519157429} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In-519157429, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In-519157429, ULTIMATE.start_main_#t~ite20=|ULTIMATE.start_main_#t~ite20_Out-519157429|, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In-519157429, ~y$w_buff1_used~0=~y$w_buff1_used~0_In-519157429} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite20] because there is no mapped edge [2019-12-07 13:59:41,465 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [639] [639] L790-->L790-2: Formula: (let ((.cse0 (= 0 (mod ~y$w_buff0_used~0_In360435610 256))) (.cse1 (= 0 (mod ~y$r_buff0_thd0~0_In360435610 256)))) (or (and (or .cse0 .cse1) (= ~y$r_buff0_thd0~0_In360435610 |ULTIMATE.start_main_#t~ite21_Out360435610|)) (and (= 0 |ULTIMATE.start_main_#t~ite21_Out360435610|) (not .cse0) (not .cse1)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In360435610, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In360435610} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In360435610, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In360435610, ULTIMATE.start_main_#t~ite21=|ULTIMATE.start_main_#t~ite21_Out360435610|} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite21] because there is no mapped edge [2019-12-07 13:59:41,465 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [651] [651] L791-->L791-2: Formula: (let ((.cse0 (= 0 (mod ~y$r_buff0_thd0~0_In1751708561 256))) (.cse1 (= (mod ~y$w_buff0_used~0_In1751708561 256) 0)) (.cse2 (= (mod ~y$r_buff1_thd0~0_In1751708561 256) 0)) (.cse3 (= 0 (mod ~y$w_buff1_used~0_In1751708561 256)))) (or (and (or (and (not .cse0) (not .cse1)) (and (not .cse2) (not .cse3))) (= |ULTIMATE.start_main_#t~ite22_Out1751708561| 0)) (and (= |ULTIMATE.start_main_#t~ite22_Out1751708561| ~y$r_buff1_thd0~0_In1751708561) (or .cse0 .cse1) (or .cse2 .cse3)))) InVars {~y$w_buff0_used~0=~y$w_buff0_used~0_In1751708561, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In1751708561, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In1751708561, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1751708561} OutVars{~y$w_buff0_used~0=~y$w_buff0_used~0_In1751708561, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In1751708561, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In1751708561, ULTIMATE.start_main_#t~ite22=|ULTIMATE.start_main_#t~ite22_Out1751708561|, ~y$w_buff1_used~0=~y$w_buff1_used~0_In1751708561} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite22] because there is no mapped edge [2019-12-07 13:59:41,466 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [689] [689] L800-->L800-8: Formula: (let ((.cse0 (= (mod ~weak$$choice2~0_In246089463 256) 0))) (or (and .cse0 (= |ULTIMATE.start_main_#t~ite32_Out246089463| |ULTIMATE.start_main_#t~ite31_Out246089463|) (= |ULTIMATE.start_main_#t~ite31_Out246089463| ~y$w_buff1~0_In246089463) (let ((.cse1 (= 0 (mod ~y$r_buff0_thd0~0_In246089463 256)))) (or (and (= (mod ~y$r_buff1_thd0~0_In246089463 256) 0) .cse1) (= (mod ~y$w_buff0_used~0_In246089463 256) 0) (and (= 0 (mod ~y$w_buff1_used~0_In246089463 256)) .cse1)))) (and (= |ULTIMATE.start_main_#t~ite32_Out246089463| ~y$w_buff1~0_In246089463) (= |ULTIMATE.start_main_#t~ite31_In246089463| |ULTIMATE.start_main_#t~ite31_Out246089463|) (not .cse0)))) InVars {~y$w_buff1~0=~y$w_buff1~0_In246089463, ~y$w_buff0_used~0=~y$w_buff0_used~0_In246089463, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In246089463, ~weak$$choice2~0=~weak$$choice2~0_In246089463, ULTIMATE.start_main_#t~ite31=|ULTIMATE.start_main_#t~ite31_In246089463|, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In246089463, ~y$w_buff1_used~0=~y$w_buff1_used~0_In246089463} OutVars{~y$w_buff1~0=~y$w_buff1~0_In246089463, ~y$w_buff0_used~0=~y$w_buff0_used~0_In246089463, ~y$r_buff0_thd0~0=~y$r_buff0_thd0~0_In246089463, ULTIMATE.start_main_#t~ite31=|ULTIMATE.start_main_#t~ite31_Out246089463|, ~weak$$choice2~0=~weak$$choice2~0_In246089463, ULTIMATE.start_main_#t~ite32=|ULTIMATE.start_main_#t~ite32_Out246089463|, ~y$r_buff1_thd0~0=~y$r_buff1_thd0~0_In246089463, ~y$w_buff1_used~0=~y$w_buff1_used~0_In246089463} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite31, ULTIMATE.start_main_#t~ite32] because there is no mapped edge [2019-12-07 13:59:41,467 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [637] [637] L803-->L804: Formula: (and (= v_~y$r_buff0_thd0~0_162 v_~y$r_buff0_thd0~0_163) (not (= (mod v_~weak$$choice2~0_39 256) 0))) InVars {~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_163, ~weak$$choice2~0=v_~weak$$choice2~0_39} OutVars{ULTIMATE.start_main_#t~ite41=|v_ULTIMATE.start_main_#t~ite41_9|, ULTIMATE.start_main_#t~ite40=|v_ULTIMATE.start_main_#t~ite40_11|, ULTIMATE.start_main_#t~ite39=|v_ULTIMATE.start_main_#t~ite39_18|, ~y$r_buff0_thd0~0=v_~y$r_buff0_thd0~0_162, ~weak$$choice2~0=v_~weak$$choice2~0_39} AuxVars[] AssignedVars[ULTIMATE.start_main_#t~ite41, ULTIMATE.start_main_#t~ite40, ULTIMATE.start_main_#t~ite39, ~y$r_buff0_thd0~0] because there is no mapped edge [2019-12-07 13:59:41,467 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [686] [686] L806-->L809-1: Formula: (and (= 0 v_~y$flush_delayed~0_24) (= |v_ULTIMATE.start___VERIFIER_assert_#in~expression_6| (mod v_~main$tmp_guard1~0_12 256)) (not (= 0 (mod v_~y$flush_delayed~0_25 256))) (= v_~y~0_106 v_~y$mem_tmp~0_13)) InVars {~y$mem_tmp~0=v_~y$mem_tmp~0_13, ~y$flush_delayed~0=v_~y$flush_delayed~0_25, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_12} OutVars{~y$mem_tmp~0=v_~y$mem_tmp~0_13, ~y$flush_delayed~0=v_~y$flush_delayed~0_24, ~main$tmp_guard1~0=v_~main$tmp_guard1~0_12, ~y~0=v_~y~0_106, ULTIMATE.start_main_#t~ite45=|v_ULTIMATE.start_main_#t~ite45_22|, ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_6|} AuxVars[] AssignedVars[~y$flush_delayed~0, ~y~0, ULTIMATE.start_main_#t~ite45, ULTIMATE.start___VERIFIER_assert_#in~expression] because there is no mapped edge [2019-12-07 13:59:41,467 WARN L123 codingBacktranslator]: Skipped backtranslation of ATE [680] [680] L809-1-->ULTIMATE.startErr0ASSERT_VIOLATIONERROR_FUNCTION: Formula: (and (= v_ULTIMATE.start___VERIFIER_assert_~expression_10 |v_ULTIMATE.start___VERIFIER_assert_#in~expression_4|) (= v_ULTIMATE.start___VERIFIER_assert_~expression_10 0)) InVars {ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_4|} OutVars{ULTIMATE.start___VERIFIER_assert_~expression=v_ULTIMATE.start___VERIFIER_assert_~expression_10, ULTIMATE.start___VERIFIER_assert_#in~expression=|v_ULTIMATE.start___VERIFIER_assert_#in~expression_4|} AuxVars[] AssignedVars[ULTIMATE.start___VERIFIER_assert_~expression] because there is no mapped edge [2019-12-07 13:59:41,513 INFO L141 WitnessManager]: Wrote witness to /tmp/vcloud-vcloud-master/worker/run_dir_f1d5efa8-1cc7-4dbd-8c1c-22c491c4a666/bin/uautomizer/witness.graphml [2019-12-07 13:59:41,513 INFO L132 PluginConnector]: ------------------------ END Witness Printer---------------------------- [2019-12-07 13:59:41,514 INFO L168 Benchmark]: Toolchain (without parser) took 10563.69 ms. Allocated memory was 1.0 GB in the beginning and 1.5 GB in the end (delta: 449.3 MB). Free memory was 934.0 MB in the beginning and 980.0 MB in the end (delta: -46.0 MB). Peak memory consumption was 403.3 MB. Max. memory is 11.5 GB. [2019-12-07 13:59:41,515 INFO L168 Benchmark]: CDTParser took 0.19 ms. Allocated memory is still 1.0 GB. Free memory is still 955.4 MB. There was no memory consumed. Max. memory is 11.5 GB. [2019-12-07 13:59:41,515 INFO L168 Benchmark]: CACSL2BoogieTranslator took 378.13 ms. Allocated memory was 1.0 GB in the beginning and 1.1 GB in the end (delta: 100.7 MB). Free memory was 934.0 MB in the beginning and 1.1 GB in the end (delta: -138.5 MB). Peak memory consumption was 18.3 MB. Max. memory is 11.5 GB. [2019-12-07 13:59:41,515 INFO L168 Benchmark]: Boogie Procedure Inliner took 37.96 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.1 GB in the end (delta: 5.4 MB). Peak memory consumption was 5.4 MB. Max. memory is 11.5 GB. [2019-12-07 13:59:41,515 INFO L168 Benchmark]: Boogie Preprocessor took 24.31 ms. Allocated memory is still 1.1 GB. Free memory is still 1.1 GB. There was no memory consumed. Max. memory is 11.5 GB. [2019-12-07 13:59:41,516 INFO L168 Benchmark]: RCFGBuilder took 375.08 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.0 GB in the end (delta: 50.1 MB). Peak memory consumption was 50.1 MB. Max. memory is 11.5 GB. [2019-12-07 13:59:41,516 INFO L168 Benchmark]: TraceAbstraction took 9690.53 ms. Allocated memory was 1.1 GB in the beginning and 1.5 GB in the end (delta: 348.7 MB). Free memory was 1.0 GB in the beginning and 1.0 GB in the end (delta: 11.4 MB). Peak memory consumption was 360.1 MB. Max. memory is 11.5 GB. [2019-12-07 13:59:41,516 INFO L168 Benchmark]: Witness Printer took 54.42 ms. Allocated memory is still 1.5 GB. Free memory was 1.0 GB in the beginning and 980.0 MB in the end (delta: 25.6 MB). Peak memory consumption was 25.6 MB. Max. memory is 11.5 GB. [2019-12-07 13:59:41,518 INFO L335 ainManager$Toolchain]: ####################### End [Toolchain 1] ####################### --- Results --- * Results from de.uni_freiburg.informatik.ultimate.core: - StatisticsResult: Toolchain Benchmarks Benchmark results are: * CDTParser took 0.19 ms. Allocated memory is still 1.0 GB. Free memory is still 955.4 MB. There was no memory consumed. Max. memory is 11.5 GB. * CACSL2BoogieTranslator took 378.13 ms. Allocated memory was 1.0 GB in the beginning and 1.1 GB in the end (delta: 100.7 MB). Free memory was 934.0 MB in the beginning and 1.1 GB in the end (delta: -138.5 MB). Peak memory consumption was 18.3 MB. Max. memory is 11.5 GB. * Boogie Procedure Inliner took 37.96 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.1 GB in the end (delta: 5.4 MB). Peak memory consumption was 5.4 MB. Max. memory is 11.5 GB. * Boogie Preprocessor took 24.31 ms. Allocated memory is still 1.1 GB. Free memory is still 1.1 GB. There was no memory consumed. Max. memory is 11.5 GB. * RCFGBuilder took 375.08 ms. Allocated memory is still 1.1 GB. Free memory was 1.1 GB in the beginning and 1.0 GB in the end (delta: 50.1 MB). Peak memory consumption was 50.1 MB. Max. memory is 11.5 GB. * TraceAbstraction took 9690.53 ms. Allocated memory was 1.1 GB in the beginning and 1.5 GB in the end (delta: 348.7 MB). Free memory was 1.0 GB in the beginning and 1.0 GB in the end (delta: 11.4 MB). Peak memory consumption was 360.1 MB. Max. memory is 11.5 GB. * Witness Printer took 54.42 ms. Allocated memory is still 1.5 GB. Free memory was 1.0 GB in the beginning and 980.0 MB in the end (delta: 25.6 MB). Peak memory consumption was 25.6 MB. Max. memory is 11.5 GB. * Results from de.uni_freiburg.informatik.ultimate.plugins.generator.traceabstraction: - StatisticsResult: PetriNetLargeBlockEncoding benchmarks LbeTime: 2.8s, 146 ProgramPointsBefore, 79 ProgramPointsAfterwards, 180 TransitionsBefore, 91 TransitionsAfterwards, 10418 CoEnabledTransitionPairs, 7 FixpointIterations, 28 TrivialSequentialCompositions, 39 ConcurrentSequentialCompositions, 0 TrivialYvCompositions, 34 ConcurrentYvCompositions, 25 ChoiceCompositions, 3678 VarBasedMoverChecksPositive, 231 VarBasedMoverChecksNegative, 69 SemBasedMoverChecksPositive, 221 SemBasedMoverChecksNegative, 0 SemBasedMoverChecksUnknown, SemBasedMoverCheckTime: 0.9s, 0 MoverChecksTotal, 46090 CheckedPairsTotal, 101 TotalNumberOfCompositions - CounterExampleResult [Line: 4]: a call of __VERIFIER_error() is reachable a call of __VERIFIER_error() is reachable We found a FailurePath: [L779] FCALL, FORK 0 pthread_create(&t2011, ((void *)0), P0, ((void *)0)) VAL [__unbuffered_cnt=0, __unbuffered_p1_EAX=0, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=0, y=0, y$flush_delayed=0, y$mem_tmp=0, y$r_buff0_thd0=0, y$r_buff0_thd1=0, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=0, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L781] FCALL, FORK 0 pthread_create(&t2012, ((void *)0), P1, ((void *)0)) VAL [__unbuffered_cnt=0, __unbuffered_p1_EAX=0, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=0, y=0, y$flush_delayed=0, y$mem_tmp=0, y$r_buff0_thd0=0, y$r_buff0_thd1=0, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=0, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L727] 1 y$r_buff1_thd0 = y$r_buff0_thd0 [L728] 1 y$r_buff1_thd1 = y$r_buff0_thd1 [L729] 1 y$r_buff1_thd2 = y$r_buff0_thd2 [L730] 1 y$r_buff0_thd1 = (_Bool)1 [L733] 1 x = 1 VAL [__unbuffered_cnt=0, __unbuffered_p1_EAX=0, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=0, y$flush_delayed=0, y$mem_tmp=0, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=1, y$w_buff1=0, y$w_buff1_used=0] [L736] EXPR 1 y$w_buff0_used && y$r_buff0_thd1 ? y$w_buff0 : (y$w_buff1_used && y$r_buff1_thd1 ? y$w_buff1 : y) VAL [__unbuffered_cnt=0, __unbuffered_p1_EAX=0, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=0, y$flush_delayed=0, y$mem_tmp=0, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=1, y$w_buff1=0, y$w_buff1_used=0] [L750] 2 __unbuffered_p1_EAX = x [L753] 2 y = 1 VAL [__unbuffered_cnt=0, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=1, y$flush_delayed=0, y$mem_tmp=0, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=1, y$w_buff1=0, y$w_buff1_used=0] [L736] 1 y = y$w_buff0_used && y$r_buff0_thd1 ? y$w_buff0 : (y$w_buff1_used && y$r_buff1_thd1 ? y$w_buff1 : y) [L756] 2 y$w_buff0_used && y$r_buff0_thd2 ? y$w_buff0 : (y$w_buff1_used && y$r_buff1_thd2 ? y$w_buff1 : y) VAL [__unbuffered_cnt=0, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=0, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=2, y$flush_delayed=0, y$mem_tmp=0, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=1, y$w_buff1=0, y$w_buff1_used=0] [L757] 2 y$w_buff0_used = y$w_buff0_used && y$r_buff0_thd2 ? (_Bool)0 : y$w_buff0_used [L758] 2 y$w_buff1_used = y$w_buff0_used && y$r_buff0_thd2 || y$w_buff1_used && y$r_buff1_thd2 ? (_Bool)0 : y$w_buff1_used [L759] 2 y$r_buff0_thd2 = y$w_buff0_used && y$r_buff0_thd2 ? (_Bool)0 : y$r_buff0_thd2 [L737] 1 y$w_buff0_used = y$w_buff0_used && y$r_buff0_thd1 ? (_Bool)0 : y$w_buff0_used [L738] 1 y$w_buff1_used = y$w_buff0_used && y$r_buff0_thd1 || y$w_buff1_used && y$r_buff1_thd1 ? (_Bool)0 : y$w_buff1_used [L783] 0 main$tmp_guard0 = __unbuffered_cnt == 2 VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=0, weak$$choice2=0, x=1, y=2, y$flush_delayed=0, y$mem_tmp=0, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L787] 0 y = y$w_buff0_used && y$r_buff0_thd0 ? y$w_buff0 : (y$w_buff1_used && y$r_buff1_thd0 ? y$w_buff1 : y) [L788] 0 y$w_buff0_used = y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : y$w_buff0_used [L789] 0 y$w_buff1_used = y$w_buff0_used && y$r_buff0_thd0 || y$w_buff1_used && y$r_buff1_thd0 ? (_Bool)0 : y$w_buff1_used [L790] 0 y$r_buff0_thd0 = y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : y$r_buff0_thd0 [L791] 0 y$r_buff1_thd0 = y$w_buff0_used && y$r_buff0_thd0 || y$w_buff1_used && y$r_buff1_thd0 ? (_Bool)0 : y$r_buff1_thd0 [L794] 0 weak$$choice0 = __VERIFIER_nondet_bool() [L795] 0 weak$$choice2 = __VERIFIER_nondet_bool() [L796] 0 y$flush_delayed = weak$$choice2 [L797] 0 y$mem_tmp = y VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=5, weak$$choice2=1, x=1, y=2, y$flush_delayed=1, y$mem_tmp=2, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L798] EXPR 0 !y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y : (y$w_buff0_used && y$r_buff0_thd0 ? y$w_buff0 : y$w_buff1) VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=5, weak$$choice2=1, x=1, y=2, y$flush_delayed=1, y$mem_tmp=2, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L798] 0 y = !y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y : (y$w_buff0_used && y$r_buff0_thd0 ? y$w_buff0 : y$w_buff1) [L799] EXPR 0 weak$$choice2 ? y$w_buff0 : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$w_buff0 : (y$w_buff0_used && y$r_buff0_thd0 ? y$w_buff0 : y$w_buff0)) VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=5, weak$$choice2=1, x=1, y=2, y$flush_delayed=1, y$mem_tmp=2, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L799] 0 y$w_buff0 = weak$$choice2 ? y$w_buff0 : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$w_buff0 : (y$w_buff0_used && y$r_buff0_thd0 ? y$w_buff0 : y$w_buff0)) [L800] 0 y$w_buff1 = weak$$choice2 ? y$w_buff1 : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$w_buff1 : (y$w_buff0_used && y$r_buff0_thd0 ? y$w_buff1 : y$w_buff1)) [L801] EXPR 0 weak$$choice2 ? y$w_buff0_used : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$w_buff0_used : (y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : y$w_buff0_used)) VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=5, weak$$choice2=1, x=1, y=2, y$flush_delayed=1, y$mem_tmp=2, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L801] 0 y$w_buff0_used = weak$$choice2 ? y$w_buff0_used : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$w_buff0_used : (y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : y$w_buff0_used)) [L802] EXPR 0 weak$$choice2 ? y$w_buff1_used : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$w_buff1_used : (y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : (_Bool)0)) VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=5, weak$$choice2=1, x=1, y=2, y$flush_delayed=1, y$mem_tmp=2, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L802] 0 y$w_buff1_used = weak$$choice2 ? y$w_buff1_used : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$w_buff1_used : (y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : (_Bool)0)) [L804] EXPR 0 weak$$choice2 ? y$r_buff1_thd0 : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$r_buff1_thd0 : (y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : (_Bool)0)) VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=5, weak$$choice2=1, x=1, y=2, y$flush_delayed=1, y$mem_tmp=2, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] [L804] 0 y$r_buff1_thd0 = weak$$choice2 ? y$r_buff1_thd0 : (!y$w_buff0_used || !y$r_buff0_thd0 && !y$w_buff1_used || !y$r_buff0_thd0 && !y$r_buff1_thd0 ? y$r_buff1_thd0 : (y$w_buff0_used && y$r_buff0_thd0 ? (_Bool)0 : (_Bool)0)) [L805] 0 main$tmp_guard1 = !(y == 2 && __unbuffered_p1_EAX == 1) VAL [\result={0:0}, __unbuffered_cnt=2, __unbuffered_p1_EAX=1, arg={0:0}, arg={0:0}, main$tmp_guard0=1, main$tmp_guard1=0, weak$$choice0=5, weak$$choice2=1, x=1, y=2, y$flush_delayed=1, y$mem_tmp=2, y$r_buff0_thd0=0, y$r_buff0_thd1=1, y$r_buff0_thd2=0, y$r_buff1_thd0=0, y$r_buff1_thd1=0, y$r_buff1_thd2=0, y$read_delayed=0, y$read_delayed_var={0:0}, y$w_buff0=2, y$w_buff0_used=0, y$w_buff1=0, y$w_buff1_used=0] - StatisticsResult: Ultimate Automizer benchmark data CFG has 3 procedures, 140 locations, 2 error locations. Result: UNSAFE, OverallTime: 9.5s, OverallIterations: 15, TraceHistogramMax: 1, AutomataDifference: 3.0s, DeadEndRemovalTime: 0.0s, HoareAnnotationTime: 0.0s, HoareTripleCheckerStatistics: 1442 SDtfs, 1846 SDslu, 4583 SDs, 0 SdLazy, 2750 SolverSat, 189 SolverUnsat, 0 SolverUnknown, 0 SolverNotchecked, 1.5s Time, PredicateUnifierStatistics: 0 DeclaredPredicates, 153 GetRequests, 13 SyntacticMatches, 10 SemanticMatches, 130 ConstructedPredicates, 0 IntricatePredicates, 0 DeprecatedPredicates, 388 ImplicationChecksByTransitivity, 1.5s Time, 0.0s BasicInterpolantAutomatonTime, BiggestAbstraction: size=14186occurred in iteration=5, traceCheckStatistics: No data available, InterpolantConsolidationStatistics: No data available, PathInvariantsStatistics: No data available, 0/0 InterpolantCoveringCapability, TotalInterpolationStatistics: No data available, 0.0s DumpTime, AutomataMinimizationStatistics: 1.3s AutomataMinimizationTime, 14 MinimizatonAttempts, 9511 StatesRemovedByMinimization, 10 NontrivialMinimizations, HoareAnnotationStatistics: No data available, RefinementEngineStatistics: TRACE_CHECK: 0.0s SsaConstructionTime, 0.2s SatisfiabilityAnalysisTime, 1.4s InterpolantComputationTime, 558 NumberOfCodeBlocks, 558 NumberOfCodeBlocksAsserted, 15 NumberOfCheckSat, 490 ConstructedInterpolants, 0 QuantifiedInterpolants, 159322 SizeOfPredicates, 0 NumberOfNonLiveVariables, 0 ConjunctsInSsa, 0 ConjunctsInUnsatCore, 14 InterpolantComputations, 14 PerfectInterpolantSequences, 0/0 InterpolantCoveringCapability, INVARIANT_SYNTHESIS: No data available, INTERPOLANT_CONSOLIDATION: No data available, ABSTRACT_INTERPRETATION: No data available, PDR: No data available, SIFA: No data available, ReuseStatistics: No data available RESULT: Ultimate proved your program to be incorrect! Received shutdown request...