./Ultimate.py --spec ../sv-benchmarks/c/properties/termination.prp --file ../sv-benchmarks/c/systemc/pipeline.cil-1.c --full-output --architecture 32bit -------------------------------------------------------------------------------- Checking for termination Using default analysis Version 3061b6dc Calling Ultimate with: /root/.sdkman/candidates/java/11.0.12-open/bin/java -Dosgi.configuration.area=/storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/data/config -Xmx15G -Xms4m -jar /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/plugins/org.eclipse.equinox.launcher_1.5.800.v20200727-1323.jar -data @noDefault -ultimatedata /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/data -tc /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/config/AutomizerTermination.xml -i ../sv-benchmarks/c/systemc/pipeline.cil-1.c -s /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/config/svcomp-Termination-32bit-Automizer_Default.epf --cacsl2boogietranslator.entry.function main --witnessprinter.witness.directory /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux --witnessprinter.witness.filename witness --witnessprinter.write.witness.besides.input.file false --witnessprinter.graph.data.specification CHECK( init(main()), LTL(F end) ) --witnessprinter.graph.data.producer Automizer --witnessprinter.graph.data.architecture 32bit --witnessprinter.graph.data.programhash 79bbe68806c3ba3852cd8c209d4ce80dca551636a131cc65daaf97524d927c63 --- Real Ultimate output --- This is Ultimate 0.2.5-tmp.dk.eval-assert-order-craig-3061b6d-m [2024-11-19 15:02:32,361 INFO L188 SettingsManager]: Resetting all preferences to default values... [2024-11-19 15:02:32,418 INFO L114 SettingsManager]: Loading settings from /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/config/svcomp-Termination-32bit-Automizer_Default.epf [2024-11-19 15:02:32,426 WARN L101 SettingsManager]: Preference file contains the following unknown settings: [2024-11-19 15:02:32,427 WARN L103 SettingsManager]: * de.uni_freiburg.informatik.ultimate.core.Log level for class [2024-11-19 15:02:32,457 INFO L130 SettingsManager]: Preferences different from defaults after loading the file: [2024-11-19 15:02:32,457 INFO L151 SettingsManager]: Preferences of UltimateCore differ from their defaults: [2024-11-19 15:02:32,458 INFO L153 SettingsManager]: * Log level for class=de.uni_freiburg.informatik.ultimate.lib.smtlibutils.quantifier.QuantifierPusher=ERROR; [2024-11-19 15:02:32,458 INFO L151 SettingsManager]: Preferences of Boogie Preprocessor differ from their defaults: [2024-11-19 15:02:32,459 INFO L153 SettingsManager]: * Use memory slicer=true [2024-11-19 15:02:32,459 INFO L151 SettingsManager]: Preferences of BlockEncodingV2 differ from their defaults: [2024-11-19 15:02:32,459 INFO L153 SettingsManager]: * Create parallel compositions if possible=false [2024-11-19 15:02:32,460 INFO L153 SettingsManager]: * Use SBE=true [2024-11-19 15:02:32,460 INFO L151 SettingsManager]: Preferences of BuchiAutomizer differ from their defaults: [2024-11-19 15:02:32,460 INFO L153 SettingsManager]: * NCSB implementation=INTSET_LAZY3 [2024-11-19 15:02:32,461 INFO L153 SettingsManager]: * Use old map elimination=false [2024-11-19 15:02:32,461 INFO L153 SettingsManager]: * Use external solver (rank synthesis)=false [2024-11-19 15:02:32,462 INFO L153 SettingsManager]: * Use only trivial implications for array writes=true [2024-11-19 15:02:32,462 INFO L153 SettingsManager]: * Rank analysis=LINEAR_WITH_GUESSES [2024-11-19 15:02:32,462 INFO L151 SettingsManager]: Preferences of CACSL2BoogieTranslator differ from their defaults: [2024-11-19 15:02:32,463 INFO L153 SettingsManager]: * Pointer base address is valid at dereference=ASSUME [2024-11-19 15:02:32,467 INFO L153 SettingsManager]: * sizeof long=4 [2024-11-19 15:02:32,467 INFO L153 SettingsManager]: * Overapproximate operations on floating types=true [2024-11-19 15:02:32,468 INFO L153 SettingsManager]: * sizeof POINTER=4 [2024-11-19 15:02:32,468 INFO L153 SettingsManager]: * Check division by zero=IGNORE [2024-11-19 15:02:32,468 INFO L153 SettingsManager]: * Pointer to allocated memory at dereference=ASSUME [2024-11-19 15:02:32,468 INFO L153 SettingsManager]: * If two pointers are subtracted or compared they have the same base address=ASSUME [2024-11-19 15:02:32,469 INFO L153 SettingsManager]: * Check array bounds for arrays that are off heap=ASSUME [2024-11-19 15:02:32,469 INFO L153 SettingsManager]: * Allow undefined functions=false [2024-11-19 15:02:32,469 INFO L153 SettingsManager]: * Check unreachability of reach_error function=false [2024-11-19 15:02:32,469 INFO L153 SettingsManager]: * sizeof long double=12 [2024-11-19 15:02:32,470 INFO L153 SettingsManager]: * Check if freed pointer was valid=false [2024-11-19 15:02:32,470 INFO L153 SettingsManager]: * Assume nondeterminstic values are in range=false [2024-11-19 15:02:32,470 INFO L153 SettingsManager]: * Use constant arrays=true [2024-11-19 15:02:32,471 INFO L151 SettingsManager]: Preferences of RCFGBuilder differ from their defaults: [2024-11-19 15:02:32,471 INFO L153 SettingsManager]: * Size of a code block=SequenceOfStatements [2024-11-19 15:02:32,475 INFO L151 SettingsManager]: Preferences of TraceAbstraction differ from their defaults: [2024-11-19 15:02:32,475 INFO L153 SettingsManager]: * Trace refinement strategy=CAMEL [2024-11-19 15:02:32,476 INFO L151 SettingsManager]: Preferences of IcfgTransformer differ from their defaults: [2024-11-19 15:02:32,476 INFO L153 SettingsManager]: * TransformationType=MODULO_NEIGHBOR WARNING: An illegal reflective access operation has occurred WARNING: Illegal reflective access by com.sun.xml.bind.v2.runtime.reflect.opt.Injector$1 (file:/storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/plugins/com.sun.xml.bind_2.2.0.v201505121915.jar) to method java.lang.ClassLoader.defineClass(java.lang.String,byte[],int,int) WARNING: Please consider reporting this to the maintainers of com.sun.xml.bind.v2.runtime.reflect.opt.Injector$1 WARNING: Use --illegal-access=warn to enable warnings of further illegal reflective access operations WARNING: All illegal access operations will be denied in a future release Applying setting for plugin de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator: Entry function -> main Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Witness directory -> /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Witness filename -> witness Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Write witness besides input file -> false Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data specification -> CHECK( init(main()), LTL(F end) ) Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data producer -> Automizer Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data architecture -> 32bit Applying setting for plugin de.uni_freiburg.informatik.ultimate.witnessprinter: Graph data programhash -> 79bbe68806c3ba3852cd8c209d4ce80dca551636a131cc65daaf97524d927c63 [2024-11-19 15:02:32,746 INFO L75 nceAwareModelManager]: Repository-Root is: /tmp [2024-11-19 15:02:32,773 INFO L261 ainManager$Toolchain]: [Toolchain 1]: Applicable parser(s) successfully (re)initialized [2024-11-19 15:02:32,776 INFO L217 ainManager$Toolchain]: [Toolchain 1]: Toolchain selected. [2024-11-19 15:02:32,778 INFO L270 PluginConnector]: Initializing CDTParser... [2024-11-19 15:02:32,778 INFO L274 PluginConnector]: CDTParser initialized [2024-11-19 15:02:32,779 INFO L431 ainManager$Toolchain]: [Toolchain 1]: Parsing single file: /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/../sv-benchmarks/c/systemc/pipeline.cil-1.c [2024-11-19 15:02:34,225 INFO L533 CDTParser]: Created temporary CDT project at NULL [2024-11-19 15:02:34,463 INFO L384 CDTParser]: Found 1 translation units. [2024-11-19 15:02:34,464 INFO L180 CDTParser]: Scanning /storage/repos/ultimate/releaseScripts/default/sv-benchmarks/c/systemc/pipeline.cil-1.c [2024-11-19 15:02:34,480 INFO L427 CDTParser]: About to delete temporary CDT project at /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/data/eae73b7ad/7d4f4f41ee11411581b4d5217c515dee/FLAGc70a48a9c [2024-11-19 15:02:34,797 INFO L435 CDTParser]: Successfully deleted /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/data/eae73b7ad/7d4f4f41ee11411581b4d5217c515dee [2024-11-19 15:02:34,800 INFO L299 ainManager$Toolchain]: ####################### [Toolchain 1] ####################### [2024-11-19 15:02:34,807 INFO L133 ToolchainWalker]: Walking toolchain with 6 elements. [2024-11-19 15:02:34,808 INFO L112 PluginConnector]: ------------------------CACSL2BoogieTranslator---------------------------- [2024-11-19 15:02:34,808 INFO L270 PluginConnector]: Initializing CACSL2BoogieTranslator... [2024-11-19 15:02:34,813 INFO L274 PluginConnector]: CACSL2BoogieTranslator initialized [2024-11-19 15:02:34,814 INFO L184 PluginConnector]: Executing the observer ACSLObjectContainerObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 19.11 03:02:34" (1/1) ... [2024-11-19 15:02:34,815 INFO L204 PluginConnector]: Invalid model from CACSL2BoogieTranslator for observer de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator.ACSLObjectContainerObserver@34169cd2 and model type de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:34, skipping insertion in model container [2024-11-19 15:02:34,815 INFO L184 PluginConnector]: Executing the observer CACSL2BoogieTranslatorObserver from plugin CACSL2BoogieTranslator for "CDTParser AST 19.11 03:02:34" (1/1) ... [2024-11-19 15:02:34,853 INFO L175 MainTranslator]: Built tables and reachable declarations [2024-11-19 15:02:35,119 INFO L210 PostProcessor]: Analyzing one entry point: main [2024-11-19 15:02:35,131 INFO L200 MainTranslator]: Completed pre-run [2024-11-19 15:02:35,193 INFO L210 PostProcessor]: Analyzing one entry point: main [2024-11-19 15:02:35,211 INFO L204 MainTranslator]: Completed translation [2024-11-19 15:02:35,211 INFO L201 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35 WrapperNode [2024-11-19 15:02:35,212 INFO L131 PluginConnector]: ------------------------ END CACSL2BoogieTranslator---------------------------- [2024-11-19 15:02:35,213 INFO L112 PluginConnector]: ------------------------Boogie Procedure Inliner---------------------------- [2024-11-19 15:02:35,213 INFO L270 PluginConnector]: Initializing Boogie Procedure Inliner... [2024-11-19 15:02:35,213 INFO L274 PluginConnector]: Boogie Procedure Inliner initialized [2024-11-19 15:02:35,220 INFO L184 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Procedure Inliner for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,232 INFO L184 PluginConnector]: Executing the observer Inliner from plugin Boogie Procedure Inliner for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,298 INFO L138 Inliner]: procedures = 20, calls = 18, calls flagged for inlining = 13, calls inlined = 25, statements flattened = 1052 [2024-11-19 15:02:35,299 INFO L131 PluginConnector]: ------------------------ END Boogie Procedure Inliner---------------------------- [2024-11-19 15:02:35,299 INFO L112 PluginConnector]: ------------------------Boogie Preprocessor---------------------------- [2024-11-19 15:02:35,299 INFO L270 PluginConnector]: Initializing Boogie Preprocessor... [2024-11-19 15:02:35,300 INFO L274 PluginConnector]: Boogie Preprocessor initialized [2024-11-19 15:02:35,314 INFO L184 PluginConnector]: Executing the observer EnsureBoogieModelObserver from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,314 INFO L184 PluginConnector]: Executing the observer TypeChecker from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,320 INFO L184 PluginConnector]: Executing the observer MemorySlicer from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,349 INFO L175 MemorySlicer]: Split 2 memory accesses to 1 slices as follows [2]. 100 percent of accesses are in the largest equivalence class. The 2 initializations are split as follows [2]. The 0 writes are split as follows [0]. [2024-11-19 15:02:35,349 INFO L184 PluginConnector]: Executing the observer ConstExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,350 INFO L184 PluginConnector]: Executing the observer StructExpander from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,369 INFO L184 PluginConnector]: Executing the observer UnstructureCode from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,383 INFO L184 PluginConnector]: Executing the observer FunctionInliner from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,386 INFO L184 PluginConnector]: Executing the observer LTLStepAnnotator from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,389 INFO L184 PluginConnector]: Executing the observer BoogieSymbolTableConstructor from plugin Boogie Preprocessor for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,395 INFO L131 PluginConnector]: ------------------------ END Boogie Preprocessor---------------------------- [2024-11-19 15:02:35,395 INFO L112 PluginConnector]: ------------------------RCFGBuilder---------------------------- [2024-11-19 15:02:35,396 INFO L270 PluginConnector]: Initializing RCFGBuilder... [2024-11-19 15:02:35,396 INFO L274 PluginConnector]: RCFGBuilder initialized [2024-11-19 15:02:35,397 INFO L184 PluginConnector]: Executing the observer RCFGBuilderObserver from plugin RCFGBuilder for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (1/1) ... [2024-11-19 15:02:35,406 INFO L173 SolverBuilder]: Constructing external solver with command: z3 SMTLIB2_COMPLIANT=true -memory:1024 -smt2 -in -t:12000 [2024-11-19 15:02:35,427 INFO L189 MonitoredProcess]: No working directory specified, using /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/z3 [2024-11-19 15:02:35,458 INFO L229 MonitoredProcess]: Starting monitored process 1 with /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/z3 SMTLIB2_COMPLIANT=true -memory:1024 -smt2 -in -t:12000 (exit command is (exit), workingDir is null) [2024-11-19 15:02:35,465 INFO L327 MonitoredProcess]: [MP /storage/repos/ultimate/releaseScripts/default/UAutomizer-linux/z3 SMTLIB2_COMPLIANT=true -memory:1024 -smt2 -in -t:12000 (1)] Waiting until timeout for monitored process [2024-11-19 15:02:35,515 INFO L130 BoogieDeclarations]: Found specification of procedure #Ultimate.allocInit [2024-11-19 15:02:35,515 INFO L130 BoogieDeclarations]: Found specification of procedure write~init~int#0 [2024-11-19 15:02:35,516 INFO L130 BoogieDeclarations]: Found specification of procedure ULTIMATE.start [2024-11-19 15:02:35,516 INFO L138 BoogieDeclarations]: Found implementation of procedure ULTIMATE.start [2024-11-19 15:02:35,615 INFO L238 CfgBuilder]: Building ICFG [2024-11-19 15:02:35,618 INFO L264 CfgBuilder]: Building CFG for each procedure with an implementation [2024-11-19 15:02:36,711 INFO L? ?]: Removed 76 outVars from TransFormulas that were not future-live. [2024-11-19 15:02:36,712 INFO L287 CfgBuilder]: Performing block encoding [2024-11-19 15:02:36,751 INFO L311 CfgBuilder]: Using the 1 location(s) as analysis (start of procedure ULTIMATE.start) [2024-11-19 15:02:36,755 INFO L316 CfgBuilder]: Removed 7 assume(true) statements. [2024-11-19 15:02:36,756 INFO L201 PluginConnector]: Adding new model de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 19.11 03:02:36 BoogieIcfgContainer [2024-11-19 15:02:36,756 INFO L131 PluginConnector]: ------------------------ END RCFGBuilder---------------------------- [2024-11-19 15:02:36,757 INFO L112 PluginConnector]: ------------------------BuchiAutomizer---------------------------- [2024-11-19 15:02:36,757 INFO L270 PluginConnector]: Initializing BuchiAutomizer... [2024-11-19 15:02:36,762 INFO L274 PluginConnector]: BuchiAutomizer initialized [2024-11-19 15:02:36,763 INFO L99 BuchiAutomizer]: Safety of program was proven or not checked, starting termination analysis [2024-11-19 15:02:36,763 INFO L184 PluginConnector]: Executing the observer BuchiAutomizerObserver from plugin BuchiAutomizer for "CDTParser AST 19.11 03:02:34" (1/3) ... [2024-11-19 15:02:36,764 INFO L204 PluginConnector]: Invalid model from BuchiAutomizer for observer de.uni_freiburg.informatik.ultimate.plugins.generator.buchiautomizer.BuchiAutomizerObserver@5111560 and model type de.uni_freiburg.informatik.ultimate.plugins.generator.buchiautomizer AST 19.11 03:02:36, skipping insertion in model container [2024-11-19 15:02:36,764 INFO L99 BuchiAutomizer]: Safety of program was proven or not checked, starting termination analysis [2024-11-19 15:02:36,764 INFO L184 PluginConnector]: Executing the observer BuchiAutomizerObserver from plugin BuchiAutomizer for "de.uni_freiburg.informatik.ultimate.plugins.generator.cacsl2boogietranslator AST 19.11 03:02:35" (2/3) ... [2024-11-19 15:02:36,765 INFO L204 PluginConnector]: Invalid model from BuchiAutomizer for observer de.uni_freiburg.informatik.ultimate.plugins.generator.buchiautomizer.BuchiAutomizerObserver@5111560 and model type de.uni_freiburg.informatik.ultimate.plugins.generator.buchiautomizer AST 19.11 03:02:36, skipping insertion in model container [2024-11-19 15:02:36,765 INFO L99 BuchiAutomizer]: Safety of program was proven or not checked, starting termination analysis [2024-11-19 15:02:36,765 INFO L184 PluginConnector]: Executing the observer BuchiAutomizerObserver from plugin BuchiAutomizer for "de.uni_freiburg.informatik.ultimate.plugins.generator.rcfgbuilder CFG 19.11 03:02:36" (3/3) ... [2024-11-19 15:02:36,766 INFO L332 chiAutomizerObserver]: Analyzing ICFG pipeline.cil-1.c [2024-11-19 15:02:36,857 INFO L300 stractBuchiCegarLoop]: Interprodecural is true [2024-11-19 15:02:36,858 INFO L301 stractBuchiCegarLoop]: Hoare is None [2024-11-19 15:02:36,859 INFO L302 stractBuchiCegarLoop]: Compute interpolants for ForwardPredicates [2024-11-19 15:02:36,859 INFO L303 stractBuchiCegarLoop]: Backedges is STRAIGHT_LINE [2024-11-19 15:02:36,859 INFO L304 stractBuchiCegarLoop]: Determinization is PREDICATE_ABSTRACTION [2024-11-19 15:02:36,859 INFO L305 stractBuchiCegarLoop]: Difference is false [2024-11-19 15:02:36,860 INFO L306 stractBuchiCegarLoop]: Minimize is MINIMIZE_SEVPA [2024-11-19 15:02:36,860 INFO L310 stractBuchiCegarLoop]: ======== Iteration 0 == of CEGAR loop == BuchiAutomatonCegarLoop ======== [2024-11-19 15:02:36,868 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand has 423 states, 422 states have (on average 1.8127962085308056) internal successors, (765), 422 states have internal predecessors, (765), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:36,900 INFO L131 ngComponentsAnalysis]: Automaton has 2 accepting balls. 361 [2024-11-19 15:02:36,901 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:36,901 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:36,910 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:36,910 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:36,910 INFO L332 stractBuchiCegarLoop]: ======== Iteration 1 ============ [2024-11-19 15:02:36,912 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand has 423 states, 422 states have (on average 1.8127962085308056) internal successors, (765), 422 states have internal predecessors, (765), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:36,921 INFO L131 ngComponentsAnalysis]: Automaton has 2 accepting balls. 361 [2024-11-19 15:02:36,922 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:36,922 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:36,924 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:36,925 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:36,933 INFO L745 eck$LassoCheckResult]: Stem: 127#$Ultimate##0true assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 358#L-1true assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 32#L256true assume !(1 == ~main_in1_req_up~0); 9#L256-2true assume !(1 == ~main_in2_req_up~0); 26#L267-1true assume !(1 == ~main_sum_req_up~0); 304#L278-1true assume !(1 == ~main_diff_req_up~0); 2#L289-1true assume !(1 == ~main_pres_req_up~0); 255#L300-1true assume !(1 == ~main_dbl_req_up~0); 150#L311-1true assume !(1 == ~main_zero_req_up~0); 328#L322-1true assume !(1 == ~main_clk_req_up~0); 195#L333-1true assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 125#L351-1true assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 19#L356-1true assume 1 == ~S2_presdbl_i~0;~S2_presdbl_st~0 := 0; 119#L361-1true assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 341#L366-1true assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 114#L371-1true assume !(0 == ~main_in1_ev~0); 44#L376-1true assume !(0 == ~main_in2_ev~0); 306#L381-1true assume !(0 == ~main_sum_ev~0); 134#L386-1true assume !(0 == ~main_diff_ev~0); 323#L391-1true assume !(0 == ~main_pres_ev~0); 232#L396-1true assume 0 == ~main_dbl_ev~0;~main_dbl_ev~0 := 1; 82#L401-1true assume !(0 == ~main_zero_ev~0); 87#L406-1true assume !(0 == ~main_clk_ev~0); 353#L411-1true assume !(0 == ~main_clk_pos_edge~0); 338#L416-1true assume !(0 == ~main_clk_neg_edge~0); 395#L421-1true assume !(1 == ~main_clk_pos_edge~0); 291#L426-1true assume !(1 == ~main_clk_pos_edge~0); 107#L431-1true assume !(1 == ~main_clk_pos_edge~0); 236#L436-1true assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 95#L441-1true assume !(1 == ~main_clk_pos_edge~0); 386#L446-1true assume !(1 == ~main_in1_ev~0); 280#L451-1true assume !(1 == ~main_in2_ev~0); 396#L456-1true assume !(1 == ~main_sum_ev~0); 138#L461-1true assume !(1 == ~main_diff_ev~0); 380#L466-1true assume !(1 == ~main_pres_ev~0); 407#L471-1true assume !(1 == ~main_dbl_ev~0); 27#L476-1true assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 196#L481-1true assume !(1 == ~main_clk_ev~0); 92#L486-1true assume !(1 == ~main_clk_pos_edge~0); 29#L491-1true assume !(1 == ~main_clk_neg_edge~0); 250#L742-1true [2024-11-19 15:02:36,934 INFO L747 eck$LassoCheckResult]: Loop: 250#L742-1true assume !false; 376#L503true start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 209#L229true assume false; 63#eval_returnLabel#1true havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 256#L509true assume !(1 == ~main_in1_req_up~0); 175#L509-2true assume !(1 == ~main_in2_req_up~0); 339#L520-1true assume !(1 == ~main_sum_req_up~0); 223#L531-1true assume !(1 == ~main_diff_req_up~0); 144#L542-1true assume !(1 == ~main_pres_req_up~0); 394#L553-1true assume !(1 == ~main_dbl_req_up~0); 161#L564-1true assume !(1 == ~main_zero_req_up~0); 245#L575-1true assume !(1 == ~main_clk_req_up~0); 343#L586-1true start_simulation_~kernel_st~0#1 := 3; 370#L605true assume !(0 == ~main_in1_ev~0); 287#L605-2true assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 17#L610-1true assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 194#L615-1true assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 191#L620-1true assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 188#L625-1true assume 0 == ~main_dbl_ev~0;~main_dbl_ev~0 := 1; 271#L630-1true assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 329#L635-1true assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 327#L640-1true assume !(0 == ~main_clk_pos_edge~0); 85#L645-1true assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 113#L650-1true assume 1 == ~main_clk_pos_edge~0;~N_generate_st~0 := 0; 132#L655-1true assume 1 == ~main_clk_pos_edge~0;~S1_addsub_st~0 := 0; 207#L660-1true assume 1 == ~main_clk_pos_edge~0;~S2_presdbl_st~0 := 0; 241#L665-1true assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 290#L670-1true assume 1 == ~main_clk_pos_edge~0;~D_print_st~0 := 0; 184#L675-1true assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 239#L680-1true assume !(1 == ~main_in2_ev~0); 313#L685-1true assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 218#L690-1true assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 406#L695-1true assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 277#L700-1true assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 269#L705-1true assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 375#L710-1true assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 180#L715-1true assume 1 == ~main_clk_pos_edge~0;~main_clk_pos_edge~0 := 2; 136#L720-1true assume !(1 == ~main_clk_neg_edge~0); 167#L725-1true assume 0 == ~N_generate_st~0; 250#L742-1true [2024-11-19 15:02:36,940 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:36,940 INFO L85 PathProgramCache]: Analyzing trace with hash 1291793407, now seen corresponding path program 1 times [2024-11-19 15:02:36,950 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:36,951 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1983476124] [2024-11-19 15:02:36,951 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:36,952 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:37,085 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:37,296 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:37,297 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:37,298 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1983476124] [2024-11-19 15:02:37,298 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1983476124] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:37,299 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:37,299 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:37,300 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1685802562] [2024-11-19 15:02:37,301 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:37,306 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:37,308 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:37,308 INFO L85 PathProgramCache]: Analyzing trace with hash -727719859, now seen corresponding path program 1 times [2024-11-19 15:02:37,308 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:37,309 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1613896323] [2024-11-19 15:02:37,309 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:37,309 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:37,320 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:37,338 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:37,339 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:37,339 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1613896323] [2024-11-19 15:02:37,339 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1613896323] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:37,340 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:37,340 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2024-11-19 15:02:37,340 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [2031414542] [2024-11-19 15:02:37,340 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:37,345 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:37,345 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:37,380 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 2 interpolants. [2024-11-19 15:02:37,381 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=1, Invalid=1, Unknown=0, NotChecked=0, Total=2 [2024-11-19 15:02:37,385 INFO L87 Difference]: Start difference. First operand has 423 states, 422 states have (on average 1.8127962085308056) internal successors, (765), 422 states have internal predecessors, (765), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) Second operand has 2 states, 2 states have (on average 19.5) internal successors, (39), 2 states have internal predecessors, (39), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:37,425 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:37,428 INFO L93 Difference]: Finished difference Result 417 states and 745 transitions. [2024-11-19 15:02:37,429 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 417 states and 745 transitions. [2024-11-19 15:02:37,437 INFO L131 ngComponentsAnalysis]: Automaton has 2 accepting balls. 358 [2024-11-19 15:02:37,448 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 417 states to 416 states and 744 transitions. [2024-11-19 15:02:37,450 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 416 [2024-11-19 15:02:37,452 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 416 [2024-11-19 15:02:37,453 INFO L73 IsDeterministic]: Start isDeterministic. Operand 416 states and 744 transitions. [2024-11-19 15:02:37,456 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:37,457 INFO L218 hiAutomatonCegarLoop]: Abstraction has 416 states and 744 transitions. [2024-11-19 15:02:37,475 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 416 states and 744 transitions. [2024-11-19 15:02:37,510 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 416 to 416. [2024-11-19 15:02:37,513 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 416 states, 416 states have (on average 1.7884615384615385) internal successors, (744), 415 states have internal predecessors, (744), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:37,514 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 416 states to 416 states and 744 transitions. [2024-11-19 15:02:37,516 INFO L240 hiAutomatonCegarLoop]: Abstraction has 416 states and 744 transitions. [2024-11-19 15:02:37,518 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 2 states. [2024-11-19 15:02:37,523 INFO L425 stractBuchiCegarLoop]: Abstraction has 416 states and 744 transitions. [2024-11-19 15:02:37,523 INFO L332 stractBuchiCegarLoop]: ======== Iteration 2 ============ [2024-11-19 15:02:37,523 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 416 states and 744 transitions. [2024-11-19 15:02:37,526 INFO L131 ngComponentsAnalysis]: Automaton has 2 accepting balls. 358 [2024-11-19 15:02:37,526 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:37,526 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:37,527 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:37,528 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:37,528 INFO L745 eck$LassoCheckResult]: Stem: 1071#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 1072#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 912#L256 assume !(1 == ~main_in1_req_up~0); 867#L256-2 assume !(1 == ~main_in2_req_up~0); 869#L267-1 assume !(1 == ~main_sum_req_up~0); 900#L278-1 assume !(1 == ~main_diff_req_up~0); 850#L289-1 assume !(1 == ~main_pres_req_up~0); 851#L300-1 assume !(1 == ~main_dbl_req_up~0); 960#L311-1 assume !(1 == ~main_zero_req_up~0); 1103#L322-1 assume !(1 == ~main_clk_req_up~0); 1078#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 1069#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 889#L356-1 assume 1 == ~S2_presdbl_i~0;~S2_presdbl_st~0 := 0; 890#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 1063#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 1058#L371-1 assume !(0 == ~main_in1_ev~0); 938#L376-1 assume !(0 == ~main_in2_ev~0); 939#L381-1 assume !(0 == ~main_sum_ev~0); 1080#L386-1 assume !(0 == ~main_diff_ev~0); 1081#L391-1 assume !(0 == ~main_pres_ev~0); 1190#L396-1 assume 0 == ~main_dbl_ev~0;~main_dbl_ev~0 := 1; 1008#L401-1 assume !(0 == ~main_zero_ev~0); 1009#L406-1 assume !(0 == ~main_clk_ev~0); 1016#L411-1 assume !(0 == ~main_clk_pos_edge~0); 1249#L416-1 assume !(0 == ~main_clk_neg_edge~0); 1250#L421-1 assume !(1 == ~main_clk_pos_edge~0); 1236#L426-1 assume !(1 == ~main_clk_pos_edge~0); 1047#L431-1 assume !(1 == ~main_clk_pos_edge~0); 1048#L436-1 assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 1025#L441-1 assume !(1 == ~main_clk_pos_edge~0); 1026#L446-1 assume !(1 == ~main_in1_ev~0); 1228#L451-1 assume !(1 == ~main_in2_ev~0); 1229#L456-1 assume !(1 == ~main_sum_ev~0); 1087#L461-1 assume !(1 == ~main_diff_ev~0); 1088#L466-1 assume !(1 == ~main_pres_ev~0); 1263#L471-1 assume !(1 == ~main_dbl_ev~0); 902#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 903#L481-1 assume !(1 == ~main_clk_ev~0); 1023#L486-1 assume !(1 == ~main_clk_pos_edge~0); 907#L491-1 assume !(1 == ~main_clk_neg_edge~0); 908#L742-1 [2024-11-19 15:02:37,528 INFO L747 eck$LassoCheckResult]: Loop: 908#L742-1 assume !false; 1206#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 942#L229 assume !false; 1168#L147 assume !(0 == ~N_generate_st~0); 973#L151 assume !(0 == ~S1_addsub_st~0); 974#L154 assume !(0 == ~S2_presdbl_st~0); 860#L157 assume !(0 == ~S3_zero_st~0); 862#L160 assume !(0 == ~D_print_st~0); 976#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 977#L509 assume !(1 == ~main_in1_req_up~0); 864#L509-2 assume !(1 == ~main_in2_req_up~0); 1133#L520-1 assume !(1 == ~main_sum_req_up~0); 1181#L531-1 assume !(1 == ~main_diff_req_up~0); 1095#L542-1 assume !(1 == ~main_pres_req_up~0); 871#L553-1 assume !(1 == ~main_dbl_req_up~0); 1107#L564-1 assume !(1 == ~main_zero_req_up~0); 1117#L575-1 assume !(1 == ~main_clk_req_up~0); 1201#L586-1 start_simulation_~kernel_st~0#1 := 3; 1251#L605 assume !(0 == ~main_in1_ev~0); 1235#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 886#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 887#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 1158#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 1153#L625-1 assume 0 == ~main_dbl_ev~0;~main_dbl_ev~0 := 1; 1154#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 1222#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 1246#L640-1 assume !(0 == ~main_clk_pos_edge~0); 1014#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 1015#L650-1 assume 1 == ~main_clk_pos_edge~0;~N_generate_st~0 := 0; 1057#L655-1 assume 1 == ~main_clk_pos_edge~0;~S1_addsub_st~0 := 0; 1079#L660-1 assume 1 == ~main_clk_pos_edge~0;~S2_presdbl_st~0 := 0; 1167#L665-1 assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 1198#L670-1 assume 1 == ~main_clk_pos_edge~0;~D_print_st~0 := 0; 1146#L675-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 1147#L680-1 assume !(1 == ~main_in2_ev~0); 1196#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 1176#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 1177#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 1223#L700-1 assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 1220#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 1221#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 1140#L715-1 assume 1 == ~main_clk_pos_edge~0;~main_clk_pos_edge~0 := 2; 1083#L720-1 assume !(1 == ~main_clk_neg_edge~0); 1084#L725-1 assume 0 == ~N_generate_st~0; 908#L742-1 [2024-11-19 15:02:37,530 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:37,530 INFO L85 PathProgramCache]: Analyzing trace with hash 1291793407, now seen corresponding path program 2 times [2024-11-19 15:02:37,531 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:37,531 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1988115147] [2024-11-19 15:02:37,531 INFO L93 rtionOrderModulation]: Changing assertion order to OUTSIDE_LOOP_FIRST1 [2024-11-19 15:02:37,531 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:37,554 INFO L227 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST1 issued 1 check-sat command(s) [2024-11-19 15:02:37,555 INFO L228 tOrderPrioritization]: Conjunction of SSA is unsat [2024-11-19 15:02:37,643 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:37,644 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:37,644 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1988115147] [2024-11-19 15:02:37,644 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1988115147] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:37,644 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:37,644 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:37,645 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1897882997] [2024-11-19 15:02:37,645 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:37,645 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:37,645 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:37,646 INFO L85 PathProgramCache]: Analyzing trace with hash 1802774254, now seen corresponding path program 1 times [2024-11-19 15:02:37,646 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:37,646 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [777071032] [2024-11-19 15:02:37,646 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:37,646 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:37,658 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:37,689 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:37,690 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:37,690 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [777071032] [2024-11-19 15:02:37,691 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [777071032] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:37,691 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:37,691 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:37,691 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1767037794] [2024-11-19 15:02:37,691 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:37,692 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:37,692 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:37,692 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:37,693 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:37,693 INFO L87 Difference]: Start difference. First operand 416 states and 744 transitions. cyclomatic complexity: 330 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:37,824 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:37,825 INFO L93 Difference]: Finished difference Result 760 states and 1352 transitions. [2024-11-19 15:02:37,825 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 760 states and 1352 transitions. [2024-11-19 15:02:37,830 INFO L131 ngComponentsAnalysis]: Automaton has 4 accepting balls. 703 [2024-11-19 15:02:37,835 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 760 states to 760 states and 1352 transitions. [2024-11-19 15:02:37,835 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 760 [2024-11-19 15:02:37,836 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 760 [2024-11-19 15:02:37,836 INFO L73 IsDeterministic]: Start isDeterministic. Operand 760 states and 1352 transitions. [2024-11-19 15:02:37,839 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:37,839 INFO L218 hiAutomatonCegarLoop]: Abstraction has 760 states and 1352 transitions. [2024-11-19 15:02:37,840 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 760 states and 1352 transitions. [2024-11-19 15:02:37,866 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 760 to 760. [2024-11-19 15:02:37,870 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 760 states, 760 states have (on average 1.7789473684210526) internal successors, (1352), 759 states have internal predecessors, (1352), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:37,872 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 760 states to 760 states and 1352 transitions. [2024-11-19 15:02:37,872 INFO L240 hiAutomatonCegarLoop]: Abstraction has 760 states and 1352 transitions. [2024-11-19 15:02:37,873 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2024-11-19 15:02:37,876 INFO L425 stractBuchiCegarLoop]: Abstraction has 760 states and 1352 transitions. [2024-11-19 15:02:37,876 INFO L332 stractBuchiCegarLoop]: ======== Iteration 3 ============ [2024-11-19 15:02:37,876 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 760 states and 1352 transitions. [2024-11-19 15:02:37,880 INFO L131 ngComponentsAnalysis]: Automaton has 4 accepting balls. 703 [2024-11-19 15:02:37,880 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:37,881 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:37,884 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:37,884 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:37,884 INFO L745 eck$LassoCheckResult]: Stem: 2262#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 2263#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 2100#L256 assume !(1 == ~main_in1_req_up~0); 2054#L256-2 assume !(1 == ~main_in2_req_up~0); 2056#L267-1 assume !(1 == ~main_sum_req_up~0); 2088#L278-1 assume !(1 == ~main_diff_req_up~0); 2037#L289-1 assume !(1 == ~main_pres_req_up~0); 2038#L300-1 assume !(1 == ~main_dbl_req_up~0); 2146#L311-1 assume !(1 == ~main_zero_req_up~0); 2296#L322-1 assume !(1 == ~main_clk_req_up~0); 2270#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 2259#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 2076#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 2077#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 2253#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 2248#L371-1 assume !(0 == ~main_in1_ev~0); 2124#L376-1 assume !(0 == ~main_in2_ev~0); 2125#L381-1 assume !(0 == ~main_sum_ev~0); 2272#L386-1 assume !(0 == ~main_diff_ev~0); 2273#L391-1 assume !(0 == ~main_pres_ev~0); 2391#L396-1 assume 0 == ~main_dbl_ev~0;~main_dbl_ev~0 := 1; 2196#L401-1 assume !(0 == ~main_zero_ev~0); 2197#L406-1 assume !(0 == ~main_clk_ev~0); 2205#L411-1 assume !(0 == ~main_clk_pos_edge~0); 2472#L416-1 assume !(0 == ~main_clk_neg_edge~0); 2473#L421-1 assume !(1 == ~main_clk_pos_edge~0); 2442#L426-1 assume !(1 == ~main_clk_pos_edge~0); 2236#L431-1 assume !(1 == ~main_clk_pos_edge~0); 2237#L436-1 assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 2213#L441-1 assume !(1 == ~main_clk_pos_edge~0); 2214#L446-1 assume !(1 == ~main_in1_ev~0); 2433#L451-1 assume !(1 == ~main_in2_ev~0); 2434#L456-1 assume !(1 == ~main_sum_ev~0); 2280#L461-1 assume !(1 == ~main_diff_ev~0); 2281#L466-1 assume !(1 == ~main_pres_ev~0); 2492#L471-1 assume !(1 == ~main_dbl_ev~0); 2090#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 2091#L481-1 assume !(1 == ~main_clk_ev~0); 2212#L486-1 assume !(1 == ~main_clk_pos_edge~0); 2095#L491-1 assume !(1 == ~main_clk_neg_edge~0); 2096#L742-1 [2024-11-19 15:02:37,885 INFO L747 eck$LassoCheckResult]: Loop: 2096#L742-1 assume !false; 2408#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 2128#L229 assume !false; 2366#L147 assume !(0 == ~N_generate_st~0); 2160#L151 assume !(0 == ~S1_addsub_st~0); 2161#L154 assume !(0 == ~S2_presdbl_st~0); 2047#L157 assume !(0 == ~S3_zero_st~0); 2049#L160 assume !(0 == ~D_print_st~0); 2163#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 2164#L509 assume !(1 == ~main_in1_req_up~0); 2328#L509-2 assume !(1 == ~main_in2_req_up~0); 2329#L520-1 assume !(1 == ~main_sum_req_up~0); 2379#L531-1 assume !(1 == ~main_diff_req_up~0); 2288#L542-1 assume !(1 == ~main_pres_req_up~0); 2058#L553-1 assume !(1 == ~main_dbl_req_up~0); 2300#L564-1 assume !(1 == ~main_zero_req_up~0); 2311#L575-1 assume !(1 == ~main_clk_req_up~0); 2403#L586-1 start_simulation_~kernel_st~0#1 := 3; 2474#L605 assume !(0 == ~main_in1_ev~0); 2440#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 2073#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 2074#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 2356#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 2351#L625-1 assume 0 == ~main_dbl_ev~0;~main_dbl_ev~0 := 1; 2352#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 2426#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 2467#L640-1 assume !(0 == ~main_clk_pos_edge~0); 2202#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 2203#L650-1 assume 1 == ~main_clk_pos_edge~0;~N_generate_st~0 := 0; 2247#L655-1 assume 1 == ~main_clk_pos_edge~0;~S1_addsub_st~0 := 0; 2271#L660-1 assume 1 == ~main_clk_pos_edge~0;~S2_presdbl_st~0 := 0; 2365#L665-1 assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 2400#L670-1 assume 1 == ~main_clk_pos_edge~0;~D_print_st~0 := 0; 2344#L675-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 2345#L680-1 assume !(1 == ~main_in2_ev~0); 2398#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 2374#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 2375#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 2428#L700-1 assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 2424#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 2425#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 2338#L715-1 assume 1 == ~main_clk_pos_edge~0;~main_clk_pos_edge~0 := 2; 2275#L720-1 assume !(1 == ~main_clk_neg_edge~0); 2276#L725-1 assume 0 == ~N_generate_st~0; 2096#L742-1 [2024-11-19 15:02:37,886 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:37,886 INFO L85 PathProgramCache]: Analyzing trace with hash 782320317, now seen corresponding path program 1 times [2024-11-19 15:02:37,887 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:37,887 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1090607317] [2024-11-19 15:02:37,887 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:37,887 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:37,901 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:38,060 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:38,062 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:38,062 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1090607317] [2024-11-19 15:02:38,066 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1090607317] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:38,067 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:38,067 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:38,067 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [604236256] [2024-11-19 15:02:38,067 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:38,067 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:38,068 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:38,068 INFO L85 PathProgramCache]: Analyzing trace with hash 1802774254, now seen corresponding path program 2 times [2024-11-19 15:02:38,068 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:38,068 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1005357001] [2024-11-19 15:02:38,068 INFO L93 rtionOrderModulation]: Changing assertion order to OUTSIDE_LOOP_FIRST1 [2024-11-19 15:02:38,069 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:38,081 INFO L227 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST1 issued 1 check-sat command(s) [2024-11-19 15:02:38,081 INFO L228 tOrderPrioritization]: Conjunction of SSA is unsat [2024-11-19 15:02:38,108 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:38,109 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:38,109 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1005357001] [2024-11-19 15:02:38,110 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1005357001] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:38,110 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:38,111 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:38,111 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [326749484] [2024-11-19 15:02:38,111 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:38,111 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:38,111 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:38,112 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:38,112 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:38,112 INFO L87 Difference]: Start difference. First operand 760 states and 1352 transitions. cyclomatic complexity: 596 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:38,318 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:38,318 INFO L93 Difference]: Finished difference Result 1669 states and 2937 transitions. [2024-11-19 15:02:38,319 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 1669 states and 2937 transitions. [2024-11-19 15:02:38,330 INFO L131 ngComponentsAnalysis]: Automaton has 8 accepting balls. 1572 [2024-11-19 15:02:38,342 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 1669 states to 1669 states and 2937 transitions. [2024-11-19 15:02:38,343 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 1669 [2024-11-19 15:02:38,345 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 1669 [2024-11-19 15:02:38,345 INFO L73 IsDeterministic]: Start isDeterministic. Operand 1669 states and 2937 transitions. [2024-11-19 15:02:38,347 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:38,347 INFO L218 hiAutomatonCegarLoop]: Abstraction has 1669 states and 2937 transitions. [2024-11-19 15:02:38,349 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 1669 states and 2937 transitions. [2024-11-19 15:02:38,370 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 1669 to 1669. [2024-11-19 15:02:38,373 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 1669 states, 1669 states have (on average 1.7597363690832835) internal successors, (2937), 1668 states have internal predecessors, (2937), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:38,379 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 1669 states to 1669 states and 2937 transitions. [2024-11-19 15:02:38,380 INFO L240 hiAutomatonCegarLoop]: Abstraction has 1669 states and 2937 transitions. [2024-11-19 15:02:38,380 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2024-11-19 15:02:38,381 INFO L425 stractBuchiCegarLoop]: Abstraction has 1669 states and 2937 transitions. [2024-11-19 15:02:38,382 INFO L332 stractBuchiCegarLoop]: ======== Iteration 4 ============ [2024-11-19 15:02:38,382 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 1669 states and 2937 transitions. [2024-11-19 15:02:38,389 INFO L131 ngComponentsAnalysis]: Automaton has 8 accepting balls. 1572 [2024-11-19 15:02:38,390 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:38,390 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:38,391 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:38,391 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:38,393 INFO L745 eck$LassoCheckResult]: Stem: 4704#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 4705#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 4538#L256 assume !(1 == ~main_in1_req_up~0); 4493#L256-2 assume !(1 == ~main_in2_req_up~0); 4495#L267-1 assume !(1 == ~main_sum_req_up~0); 4526#L278-1 assume !(1 == ~main_diff_req_up~0); 4476#L289-1 assume !(1 == ~main_pres_req_up~0); 4477#L300-1 assume !(1 == ~main_dbl_req_up~0); 4738#L311-1 assume !(1 == ~main_zero_req_up~0); 4737#L322-1 assume !(1 == ~main_clk_req_up~0); 4709#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 4699#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 4700#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 4954#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 4953#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 4952#L371-1 assume !(0 == ~main_in1_ev~0); 4951#L376-1 assume !(0 == ~main_in2_ev~0); 4895#L381-1 assume !(0 == ~main_sum_ev~0); 4896#L386-1 assume !(0 == ~main_diff_ev~0); 4904#L391-1 assume !(0 == ~main_pres_ev~0); 4836#L396-1 assume !(0 == ~main_dbl_ev~0); 4837#L401-1 assume !(0 == ~main_zero_ev~0); 4644#L406-1 assume !(0 == ~main_clk_ev~0); 4645#L411-1 assume !(0 == ~main_clk_pos_edge~0); 4910#L416-1 assume !(0 == ~main_clk_neg_edge~0); 4911#L421-1 assume !(1 == ~main_clk_pos_edge~0); 4889#L426-1 assume !(1 == ~main_clk_pos_edge~0); 4677#L431-1 assume !(1 == ~main_clk_pos_edge~0); 4678#L436-1 assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 4654#L441-1 assume !(1 == ~main_clk_pos_edge~0); 4655#L446-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 4934#L451-1 assume !(1 == ~main_in2_ev~0); 5227#L456-1 assume !(1 == ~main_sum_ev~0); 5226#L461-1 assume !(1 == ~main_diff_ev~0); 5225#L466-1 assume !(1 == ~main_pres_ev~0); 5224#L471-1 assume !(1 == ~main_dbl_ev~0); 4944#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 5223#L481-1 assume !(1 == ~main_clk_ev~0); 4653#L486-1 assume !(1 == ~main_clk_pos_edge~0); 4533#L491-1 assume !(1 == ~main_clk_neg_edge~0); 4534#L742-1 [2024-11-19 15:02:38,393 INFO L747 eck$LassoCheckResult]: Loop: 4534#L742-1 assume !false; 4854#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 5204#L229 assume !false; 5202#L147 assume !(0 == ~N_generate_st~0); 5198#L151 assume !(0 == ~S1_addsub_st~0); 5199#L154 assume !(0 == ~S2_presdbl_st~0); 5200#L157 assume !(0 == ~S3_zero_st~0); 5201#L160 assume !(0 == ~D_print_st~0); 4605#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 4606#L509 assume !(1 == ~main_in1_req_up~0); 4857#L509-2 assume !(1 == ~main_in2_req_up~0); 5269#L520-1 assume !(1 == ~main_sum_req_up~0); 5265#L531-1 assume !(1 == ~main_diff_req_up~0); 5263#L542-1 assume !(1 == ~main_pres_req_up~0); 4936#L553-1 assume !(1 == ~main_dbl_req_up~0); 4741#L564-1 assume !(1 == ~main_zero_req_up~0); 4753#L575-1 assume !(1 == ~main_clk_req_up~0); 4849#L586-1 start_simulation_~kernel_st~0#1 := 3; 4912#L605 assume !(0 == ~main_in1_ev~0); 4887#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 4512#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 4513#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 4798#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 4793#L625-1 assume !(0 == ~main_dbl_ev~0); 4794#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 4873#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 4905#L640-1 assume !(0 == ~main_clk_pos_edge~0); 4641#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 4642#L650-1 assume 1 == ~main_clk_pos_edge~0;~N_generate_st~0 := 0; 4687#L655-1 assume 1 == ~main_clk_pos_edge~0;~S1_addsub_st~0 := 0; 4710#L660-1 assume 1 == ~main_clk_pos_edge~0;~S2_presdbl_st~0 := 0; 4809#L665-1 assume 1 == ~main_clk_pos_edge~0;~S3_zero_st~0 := 0; 4845#L670-1 assume 1 == ~main_clk_pos_edge~0;~D_print_st~0 := 0; 4888#L675-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 4786#L680-1 assume !(1 == ~main_in2_ev~0); 5236#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 5235#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 5234#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 4874#L700-1 assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 4871#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 4872#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 4778#L715-1 assume 1 == ~main_clk_pos_edge~0;~main_clk_pos_edge~0 := 2; 4716#L720-1 assume !(1 == ~main_clk_neg_edge~0); 4717#L725-1 assume 0 == ~N_generate_st~0; 4534#L742-1 [2024-11-19 15:02:38,393 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:38,394 INFO L85 PathProgramCache]: Analyzing trace with hash 357698877, now seen corresponding path program 1 times [2024-11-19 15:02:38,394 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:38,394 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [929681890] [2024-11-19 15:02:38,394 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:38,394 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:38,408 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:38,432 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:38,432 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:38,432 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [929681890] [2024-11-19 15:02:38,433 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [929681890] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:38,433 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:38,433 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:38,433 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1797890452] [2024-11-19 15:02:38,433 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:38,434 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:38,434 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:38,434 INFO L85 PathProgramCache]: Analyzing trace with hash -2069491216, now seen corresponding path program 1 times [2024-11-19 15:02:38,434 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:38,434 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [527848001] [2024-11-19 15:02:38,434 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:38,435 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:38,441 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:38,457 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:38,458 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:38,458 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [527848001] [2024-11-19 15:02:38,458 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [527848001] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:38,458 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:38,458 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:38,458 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [518134538] [2024-11-19 15:02:38,459 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:38,459 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:38,459 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:38,460 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:02:38,460 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:02:38,460 INFO L87 Difference]: Start difference. First operand 1669 states and 2937 transitions. cyclomatic complexity: 1276 Second operand has 3 states, 3 states have (on average 13.333333333333334) internal successors, (40), 3 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:38,651 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:38,652 INFO L93 Difference]: Finished difference Result 1999 states and 3465 transitions. [2024-11-19 15:02:38,652 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 1999 states and 3465 transitions. [2024-11-19 15:02:38,665 INFO L131 ngComponentsAnalysis]: Automaton has 8 accepting balls. 1872 [2024-11-19 15:02:38,675 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 1999 states to 1999 states and 3465 transitions. [2024-11-19 15:02:38,675 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 1999 [2024-11-19 15:02:38,677 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 1999 [2024-11-19 15:02:38,677 INFO L73 IsDeterministic]: Start isDeterministic. Operand 1999 states and 3465 transitions. [2024-11-19 15:02:38,680 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:38,680 INFO L218 hiAutomatonCegarLoop]: Abstraction has 1999 states and 3465 transitions. [2024-11-19 15:02:38,682 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 1999 states and 3465 transitions. [2024-11-19 15:02:38,704 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 1999 to 1999. [2024-11-19 15:02:38,707 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 1999 states, 1999 states have (on average 1.7333666833416708) internal successors, (3465), 1998 states have internal predecessors, (3465), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:38,743 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 1999 states to 1999 states and 3465 transitions. [2024-11-19 15:02:38,745 INFO L240 hiAutomatonCegarLoop]: Abstraction has 1999 states and 3465 transitions. [2024-11-19 15:02:38,745 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:02:38,746 INFO L425 stractBuchiCegarLoop]: Abstraction has 1999 states and 3465 transitions. [2024-11-19 15:02:38,747 INFO L332 stractBuchiCegarLoop]: ======== Iteration 5 ============ [2024-11-19 15:02:38,747 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 1999 states and 3465 transitions. [2024-11-19 15:02:38,761 INFO L131 ngComponentsAnalysis]: Automaton has 8 accepting balls. 1872 [2024-11-19 15:02:38,761 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:38,762 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:38,762 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:38,763 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:38,764 INFO L745 eck$LassoCheckResult]: Stem: 8385#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 8386#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 8216#L256 assume !(1 == ~main_in1_req_up~0); 8168#L256-2 assume !(1 == ~main_in2_req_up~0); 8170#L267-1 assume !(1 == ~main_sum_req_up~0); 8203#L278-1 assume !(1 == ~main_diff_req_up~0); 8151#L289-1 assume !(1 == ~main_pres_req_up~0); 8152#L300-1 assume !(1 == ~main_dbl_req_up~0); 8422#L311-1 assume !(1 == ~main_zero_req_up~0); 8419#L322-1 assume !(1 == ~main_clk_req_up~0); 8643#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 8642#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 8190#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 8191#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 8375#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 8640#L371-1 assume !(0 == ~main_in1_ev~0); 8639#L376-1 assume !(0 == ~main_in2_ev~0); 8584#L381-1 assume !(0 == ~main_sum_ev~0); 8585#L386-1 assume !(0 == ~main_diff_ev~0); 8593#L391-1 assume !(0 == ~main_pres_ev~0); 8522#L396-1 assume !(0 == ~main_dbl_ev~0); 8523#L401-1 assume !(0 == ~main_zero_ev~0); 9930#L406-1 assume !(0 == ~main_clk_ev~0); 9927#L411-1 assume 0 == ~main_clk_pos_edge~0;~main_clk_pos_edge~0 := 1; 9928#L416-1 assume !(0 == ~main_clk_neg_edge~0); 9920#L421-1 assume 1 == ~main_clk_pos_edge~0;~N_generate_st~0 := 0; 9921#L426-1 assume 1 == ~main_clk_pos_edge~0;~S1_addsub_st~0 := 0; 9912#L431-1 assume 1 == ~main_clk_pos_edge~0;~S2_presdbl_st~0 := 0; 9911#L436-1 assume !(1 == ~main_clk_pos_edge~0); 9909#L441-1 assume !(1 == ~main_clk_pos_edge~0); 9906#L446-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 8568#L451-1 assume !(1 == ~main_in2_ev~0); 8569#L456-1 assume !(1 == ~main_sum_ev~0); 8402#L461-1 assume !(1 == ~main_diff_ev~0); 8403#L466-1 assume !(1 == ~main_pres_ev~0); 8623#L471-1 assume !(1 == ~main_dbl_ev~0); 8205#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 8206#L481-1 assume !(1 == ~main_clk_ev~0); 8332#L486-1 assume !(1 == ~main_clk_pos_edge~0); 8210#L491-1 assume !(1 == ~main_clk_neg_edge~0); 8211#L742-1 [2024-11-19 15:02:38,764 INFO L747 eck$LassoCheckResult]: Loop: 8211#L742-1 assume !false; 8621#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 8245#L229 assume !false; 9421#L147 assume !(0 == ~N_generate_st~0); 9419#L151 assume !(0 == ~S1_addsub_st~0); 9417#L154 assume !(0 == ~S2_presdbl_st~0); 9415#L157 assume !(0 == ~S3_zero_st~0); 9413#L160 assume !(0 == ~D_print_st~0); 9411#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 9409#L509 assume !(1 == ~main_in1_req_up~0); 9406#L509-2 assume !(1 == ~main_in2_req_up~0); 9402#L520-1 assume !(1 == ~main_sum_req_up~0); 9388#L531-1 assume !(1 == ~main_diff_req_up~0); 9385#L542-1 assume !(1 == ~main_pres_req_up~0); 9381#L553-1 assume !(1 == ~main_dbl_req_up~0); 9377#L564-1 assume !(1 == ~main_zero_req_up~0); 9373#L575-1 assume !(1 == ~main_clk_req_up~0); 9370#L586-1 start_simulation_~kernel_st~0#1 := 3; 9368#L605 assume !(0 == ~main_in1_ev~0); 9367#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 9366#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 9364#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 9362#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 9360#L625-1 assume !(0 == ~main_dbl_ev~0); 9358#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 9356#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 9355#L640-1 assume !(0 == ~main_clk_pos_edge~0); 8320#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 8321#L650-1 assume !(1 == ~main_clk_pos_edge~0); 9349#L655-1 assume !(1 == ~main_clk_pos_edge~0); 9346#L660-1 assume !(1 == ~main_clk_pos_edge~0); 9343#L665-1 assume !(1 == ~main_clk_pos_edge~0); 9333#L670-1 assume !(1 == ~main_clk_pos_edge~0); 9332#L675-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 9329#L680-1 assume !(1 == ~main_in2_ev~0); 9327#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 9325#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 9323#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 9322#L700-1 assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 9319#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 9318#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 9317#L715-1 assume !(1 == ~main_clk_pos_edge~0); 9315#L720-1 assume !(1 == ~main_clk_neg_edge~0); 9314#L725-1 assume 0 == ~N_generate_st~0; 8211#L742-1 [2024-11-19 15:02:38,765 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:38,765 INFO L85 PathProgramCache]: Analyzing trace with hash 787031863, now seen corresponding path program 1 times [2024-11-19 15:02:38,765 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:38,765 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1983132195] [2024-11-19 15:02:38,766 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:38,766 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:38,779 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:38,827 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:38,828 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:38,828 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1983132195] [2024-11-19 15:02:38,828 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1983132195] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:38,828 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:38,829 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:38,829 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [353979311] [2024-11-19 15:02:38,829 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:38,829 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:38,830 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:38,830 INFO L85 PathProgramCache]: Analyzing trace with hash -1415211856, now seen corresponding path program 1 times [2024-11-19 15:02:38,830 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:38,830 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1271781397] [2024-11-19 15:02:38,830 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:38,830 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:38,840 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:38,867 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:38,868 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:38,868 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1271781397] [2024-11-19 15:02:38,868 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1271781397] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:38,868 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:38,868 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:38,869 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1585713113] [2024-11-19 15:02:38,869 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:38,869 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:38,869 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:38,870 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:38,870 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:38,870 INFO L87 Difference]: Start difference. First operand 1999 states and 3465 transitions. cyclomatic complexity: 1474 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:39,198 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:39,199 INFO L93 Difference]: Finished difference Result 4015 states and 6814 transitions. [2024-11-19 15:02:39,200 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 4015 states and 6814 transitions. [2024-11-19 15:02:39,226 INFO L131 ngComponentsAnalysis]: Automaton has 16 accepting balls. 3762 [2024-11-19 15:02:39,247 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 4015 states to 4015 states and 6814 transitions. [2024-11-19 15:02:39,247 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 4015 [2024-11-19 15:02:39,251 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 4015 [2024-11-19 15:02:39,251 INFO L73 IsDeterministic]: Start isDeterministic. Operand 4015 states and 6814 transitions. [2024-11-19 15:02:39,256 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:39,256 INFO L218 hiAutomatonCegarLoop]: Abstraction has 4015 states and 6814 transitions. [2024-11-19 15:02:39,259 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 4015 states and 6814 transitions. [2024-11-19 15:02:39,309 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 4015 to 3985. [2024-11-19 15:02:39,317 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 3985 states, 3985 states have (on average 1.6948557089084064) internal successors, (6754), 3984 states have internal predecessors, (6754), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:39,329 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 3985 states to 3985 states and 6754 transitions. [2024-11-19 15:02:39,329 INFO L240 hiAutomatonCegarLoop]: Abstraction has 3985 states and 6754 transitions. [2024-11-19 15:02:39,330 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2024-11-19 15:02:39,332 INFO L425 stractBuchiCegarLoop]: Abstraction has 3985 states and 6754 transitions. [2024-11-19 15:02:39,332 INFO L332 stractBuchiCegarLoop]: ======== Iteration 6 ============ [2024-11-19 15:02:39,332 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 3985 states and 6754 transitions. [2024-11-19 15:02:39,349 INFO L131 ngComponentsAnalysis]: Automaton has 16 accepting balls. 3762 [2024-11-19 15:02:39,349 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:39,350 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:39,352 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:39,352 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:39,353 INFO L745 eck$LassoCheckResult]: Stem: 14409#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 14410#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 14238#L256 assume !(1 == ~main_in1_req_up~0); 14192#L256-2 assume !(1 == ~main_in2_req_up~0); 14194#L267-1 assume !(1 == ~main_sum_req_up~0); 14225#L278-1 assume !(1 == ~main_diff_req_up~0); 14175#L289-1 assume !(1 == ~main_pres_req_up~0); 14176#L300-1 assume !(1 == ~main_dbl_req_up~0); 14286#L311-1 assume !(1 == ~main_zero_req_up~0); 16526#L322-1 assume !(1 == ~main_clk_req_up~0); 16527#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 16821#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 16819#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 16817#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 16815#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 16813#L371-1 assume !(0 == ~main_in1_ev~0); 16811#L376-1 assume !(0 == ~main_in2_ev~0); 16809#L381-1 assume !(0 == ~main_sum_ev~0); 16805#L386-1 assume !(0 == ~main_diff_ev~0); 16800#L391-1 assume !(0 == ~main_pres_ev~0); 16795#L396-1 assume !(0 == ~main_dbl_ev~0); 16793#L401-1 assume !(0 == ~main_zero_ev~0); 16791#L406-1 assume !(0 == ~main_clk_ev~0); 16788#L411-1 assume !(0 == ~main_clk_pos_edge~0); 16785#L416-1 assume !(0 == ~main_clk_neg_edge~0); 16782#L421-1 assume !(1 == ~main_clk_pos_edge~0); 16780#L426-1 assume !(1 == ~main_clk_pos_edge~0); 16778#L431-1 assume !(1 == ~main_clk_pos_edge~0); 16775#L436-1 assume !(1 == ~main_clk_pos_edge~0); 16771#L441-1 assume !(1 == ~main_clk_pos_edge~0); 16767#L446-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 14662#L451-1 assume !(1 == ~main_in2_ev~0); 16832#L456-1 assume !(1 == ~main_sum_ev~0); 14427#L461-1 assume !(1 == ~main_diff_ev~0); 14428#L466-1 assume !(1 == ~main_pres_ev~0); 14657#L471-1 assume !(1 == ~main_dbl_ev~0); 14227#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 14228#L481-1 assume !(1 == ~main_clk_ev~0); 14358#L486-1 assume !(1 == ~main_clk_pos_edge~0); 14232#L491-1 assume !(1 == ~main_clk_neg_edge~0); 14233#L742-1 [2024-11-19 15:02:39,353 INFO L747 eck$LassoCheckResult]: Loop: 14233#L742-1 assume !false; 14571#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 14267#L229 assume !false; 14522#L147 assume !(0 == ~N_generate_st~0); 14301#L151 assume !(0 == ~S1_addsub_st~0); 14302#L154 assume !(0 == ~S2_presdbl_st~0); 14185#L157 assume !(0 == ~S3_zero_st~0); 14187#L160 assume !(0 == ~D_print_st~0); 14305#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 14306#L509 assume !(1 == ~main_in1_req_up~0); 14574#L509-2 assume !(1 == ~main_in2_req_up~0); 16727#L520-1 assume !(1 == ~main_sum_req_up~0); 16723#L531-1 assume !(1 == ~main_diff_req_up~0); 16721#L542-1 assume !(1 == ~main_pres_req_up~0); 16717#L553-1 assume !(1 == ~main_dbl_req_up~0); 16718#L564-1 assume !(1 == ~main_zero_req_up~0); 16696#L575-1 assume !(1 == ~main_clk_req_up~0); 16694#L586-1 start_simulation_~kernel_st~0#1 := 3; 16692#L605 assume !(0 == ~main_in1_ev~0); 16691#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 16686#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 16684#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 16682#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 16680#L625-1 assume !(0 == ~main_dbl_ev~0); 16677#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 16675#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 16672#L640-1 assume !(0 == ~main_clk_pos_edge~0); 16596#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 16669#L650-1 assume !(1 == ~main_clk_pos_edge~0); 16591#L655-1 assume !(1 == ~main_clk_pos_edge~0); 16588#L660-1 assume !(1 == ~main_clk_pos_edge~0); 16585#L665-1 assume !(1 == ~main_clk_pos_edge~0); 16433#L670-1 assume !(1 == ~main_clk_pos_edge~0); 16428#L675-1 assume 1 == ~main_in1_ev~0;~main_in1_ev~0 := 2; 16177#L680-1 assume !(1 == ~main_in2_ev~0); 16423#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 16421#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 16419#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 16417#L700-1 assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 16133#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 16413#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 16411#L715-1 assume !(1 == ~main_clk_pos_edge~0); 16409#L720-1 assume !(1 == ~main_clk_neg_edge~0); 16408#L725-1 assume 0 == ~N_generate_st~0; 14233#L742-1 [2024-11-19 15:02:39,355 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:39,355 INFO L85 PathProgramCache]: Analyzing trace with hash 615864315, now seen corresponding path program 1 times [2024-11-19 15:02:39,355 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:39,355 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1182346853] [2024-11-19 15:02:39,355 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:39,355 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:39,364 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:39,424 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:39,424 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:39,424 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1182346853] [2024-11-19 15:02:39,424 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1182346853] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:39,425 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:39,425 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:39,425 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [620472417] [2024-11-19 15:02:39,425 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:39,425 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:39,425 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:39,426 INFO L85 PathProgramCache]: Analyzing trace with hash -1415211856, now seen corresponding path program 2 times [2024-11-19 15:02:39,426 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:39,426 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1504304779] [2024-11-19 15:02:39,426 INFO L93 rtionOrderModulation]: Changing assertion order to OUTSIDE_LOOP_FIRST1 [2024-11-19 15:02:39,426 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:39,436 INFO L227 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST1 issued 1 check-sat command(s) [2024-11-19 15:02:39,437 INFO L228 tOrderPrioritization]: Conjunction of SSA is unsat [2024-11-19 15:02:39,457 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:39,457 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:39,457 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1504304779] [2024-11-19 15:02:39,458 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1504304779] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:39,458 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:39,458 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:39,458 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [397274949] [2024-11-19 15:02:39,458 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:39,459 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:39,459 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:39,459 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:39,460 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:39,460 INFO L87 Difference]: Start difference. First operand 3985 states and 6754 transitions. cyclomatic complexity: 2785 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:39,783 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:39,783 INFO L93 Difference]: Finished difference Result 4445 states and 7522 transitions. [2024-11-19 15:02:39,783 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 4445 states and 7522 transitions. [2024-11-19 15:02:39,805 INFO L131 ngComponentsAnalysis]: Automaton has 16 accepting balls. 4162 [2024-11-19 15:02:39,826 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 4445 states to 4445 states and 7522 transitions. [2024-11-19 15:02:39,826 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 4445 [2024-11-19 15:02:39,830 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 4445 [2024-11-19 15:02:39,830 INFO L73 IsDeterministic]: Start isDeterministic. Operand 4445 states and 7522 transitions. [2024-11-19 15:02:39,835 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:39,835 INFO L218 hiAutomatonCegarLoop]: Abstraction has 4445 states and 7522 transitions. [2024-11-19 15:02:39,838 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 4445 states and 7522 transitions. [2024-11-19 15:02:39,882 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 4445 to 4415. [2024-11-19 15:02:39,889 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 4415 states, 4415 states have (on average 1.6901472253680634) internal successors, (7462), 4414 states have internal predecessors, (7462), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:39,902 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 4415 states to 4415 states and 7462 transitions. [2024-11-19 15:02:39,902 INFO L240 hiAutomatonCegarLoop]: Abstraction has 4415 states and 7462 transitions. [2024-11-19 15:02:39,905 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2024-11-19 15:02:39,905 INFO L425 stractBuchiCegarLoop]: Abstraction has 4415 states and 7462 transitions. [2024-11-19 15:02:39,905 INFO L332 stractBuchiCegarLoop]: ======== Iteration 7 ============ [2024-11-19 15:02:39,905 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 4415 states and 7462 transitions. [2024-11-19 15:02:39,918 INFO L131 ngComponentsAnalysis]: Automaton has 16 accepting balls. 4162 [2024-11-19 15:02:39,918 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:39,918 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:39,919 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:39,919 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:39,919 INFO L745 eck$LassoCheckResult]: Stem: 22849#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 22850#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 22679#L256 assume !(1 == ~main_in1_req_up~0); 22633#L256-2 assume !(1 == ~main_in2_req_up~0); 22635#L267-1 assume !(1 == ~main_sum_req_up~0); 22666#L278-1 assume !(1 == ~main_diff_req_up~0); 22616#L289-1 assume !(1 == ~main_pres_req_up~0); 22617#L300-1 assume !(1 == ~main_dbl_req_up~0); 23011#L311-1 assume !(1 == ~main_zero_req_up~0); 25232#L322-1 assume !(1 == ~main_clk_req_up~0); 25233#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 26482#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 26479#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 26476#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 26472#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 26468#L371-1 assume !(0 == ~main_in1_ev~0); 26466#L376-1 assume !(0 == ~main_in2_ev~0); 26464#L381-1 assume !(0 == ~main_sum_ev~0); 26462#L386-1 assume !(0 == ~main_diff_ev~0); 26460#L391-1 assume !(0 == ~main_pres_ev~0); 26458#L396-1 assume !(0 == ~main_dbl_ev~0); 26456#L401-1 assume !(0 == ~main_zero_ev~0); 26454#L406-1 assume !(0 == ~main_clk_ev~0); 26452#L411-1 assume !(0 == ~main_clk_pos_edge~0); 26450#L416-1 assume !(0 == ~main_clk_neg_edge~0); 26448#L421-1 assume !(1 == ~main_clk_pos_edge~0); 26446#L426-1 assume !(1 == ~main_clk_pos_edge~0); 26444#L431-1 assume !(1 == ~main_clk_pos_edge~0); 26442#L436-1 assume !(1 == ~main_clk_pos_edge~0); 26440#L441-1 assume !(1 == ~main_clk_pos_edge~0); 26438#L446-1 assume !(1 == ~main_in1_ev~0); 26436#L451-1 assume !(1 == ~main_in2_ev~0); 26434#L456-1 assume !(1 == ~main_sum_ev~0); 26432#L461-1 assume !(1 == ~main_diff_ev~0); 26430#L466-1 assume !(1 == ~main_pres_ev~0); 26428#L471-1 assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 22668#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 22669#L481-1 assume !(1 == ~main_clk_ev~0); 22797#L486-1 assume !(1 == ~main_clk_pos_edge~0); 22673#L491-1 assume !(1 == ~main_clk_neg_edge~0); 22674#L742-1 [2024-11-19 15:02:39,919 INFO L747 eck$LassoCheckResult]: Loop: 22674#L742-1 assume !false; 23008#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 22708#L229 assume !false; 22966#L147 assume !(0 == ~N_generate_st~0); 22742#L151 assume !(0 == ~S1_addsub_st~0); 22743#L154 assume !(0 == ~S2_presdbl_st~0); 22626#L157 assume !(0 == ~S3_zero_st~0); 22628#L160 assume !(0 == ~D_print_st~0); 23053#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 26770#L509 assume !(1 == ~main_in1_req_up~0); 26768#L509-2 assume !(1 == ~main_in2_req_up~0); 26765#L520-1 assume !(1 == ~main_sum_req_up~0); 26761#L531-1 assume !(1 == ~main_diff_req_up~0); 26759#L542-1 assume !(1 == ~main_pres_req_up~0); 23099#L553-1 assume !(1 == ~main_dbl_req_up~0); 23100#L564-1 assume !(1 == ~main_zero_req_up~0); 26962#L575-1 assume !(1 == ~main_clk_req_up~0); 26960#L586-1 start_simulation_~kernel_st~0#1 := 3; 26959#L605 assume !(0 == ~main_in1_ev~0); 26958#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 26955#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 26951#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 26949#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 26947#L625-1 assume !(0 == ~main_dbl_ev~0); 26944#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 26647#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 26646#L640-1 assume !(0 == ~main_clk_pos_edge~0); 26645#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 26644#L650-1 assume !(1 == ~main_clk_pos_edge~0); 26643#L655-1 assume !(1 == ~main_clk_pos_edge~0); 26642#L660-1 assume !(1 == ~main_clk_pos_edge~0); 26641#L665-1 assume !(1 == ~main_clk_pos_edge~0); 26640#L670-1 assume !(1 == ~main_clk_pos_edge~0); 26639#L675-1 assume !(1 == ~main_in1_ev~0); 26637#L680-1 assume !(1 == ~main_in2_ev~0); 26636#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 26635#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 26632#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 26628#L700-1 assume 1 == ~main_dbl_ev~0;~main_dbl_ev~0 := 2; 26425#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 26621#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 26100#L715-1 assume !(1 == ~main_clk_pos_edge~0); 22864#L720-1 assume !(1 == ~main_clk_neg_edge~0); 22865#L725-1 assume 0 == ~N_generate_st~0; 22674#L742-1 [2024-11-19 15:02:39,920 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:39,920 INFO L85 PathProgramCache]: Analyzing trace with hash 220990263, now seen corresponding path program 1 times [2024-11-19 15:02:39,920 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:39,920 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1902107589] [2024-11-19 15:02:39,920 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:39,921 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:39,929 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:39,962 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:39,963 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:39,963 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1902107589] [2024-11-19 15:02:39,963 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1902107589] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:39,963 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:39,963 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:39,964 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1493194777] [2024-11-19 15:02:39,964 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:39,964 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:39,964 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:39,964 INFO L85 PathProgramCache]: Analyzing trace with hash -714147278, now seen corresponding path program 1 times [2024-11-19 15:02:39,965 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:39,965 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1785095763] [2024-11-19 15:02:39,965 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:39,965 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:39,971 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:39,982 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:39,983 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:39,983 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1785095763] [2024-11-19 15:02:39,983 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1785095763] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:39,983 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:39,984 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:39,984 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1531125857] [2024-11-19 15:02:39,984 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:39,984 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:39,984 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:39,985 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:39,985 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:39,985 INFO L87 Difference]: Start difference. First operand 4415 states and 7462 transitions. cyclomatic complexity: 3063 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:40,246 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:40,247 INFO L93 Difference]: Finished difference Result 5574 states and 9318 transitions. [2024-11-19 15:02:40,247 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 5574 states and 9318 transitions. [2024-11-19 15:02:40,267 INFO L131 ngComponentsAnalysis]: Automaton has 18 accepting balls. 5240 [2024-11-19 15:02:40,290 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 5574 states to 5574 states and 9318 transitions. [2024-11-19 15:02:40,290 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 5574 [2024-11-19 15:02:40,294 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 5574 [2024-11-19 15:02:40,295 INFO L73 IsDeterministic]: Start isDeterministic. Operand 5574 states and 9318 transitions. [2024-11-19 15:02:40,302 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:40,302 INFO L218 hiAutomatonCegarLoop]: Abstraction has 5574 states and 9318 transitions. [2024-11-19 15:02:40,306 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 5574 states and 9318 transitions. [2024-11-19 15:02:40,393 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 5574 to 5130. [2024-11-19 15:02:40,401 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 5130 states, 5130 states have (on average 1.6754385964912282) internal successors, (8595), 5129 states have internal predecessors, (8595), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:40,412 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 5130 states to 5130 states and 8595 transitions. [2024-11-19 15:02:40,412 INFO L240 hiAutomatonCegarLoop]: Abstraction has 5130 states and 8595 transitions. [2024-11-19 15:02:40,412 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2024-11-19 15:02:40,413 INFO L425 stractBuchiCegarLoop]: Abstraction has 5130 states and 8595 transitions. [2024-11-19 15:02:40,413 INFO L332 stractBuchiCegarLoop]: ======== Iteration 8 ============ [2024-11-19 15:02:40,413 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 5130 states and 8595 transitions. [2024-11-19 15:02:40,425 INFO L131 ngComponentsAnalysis]: Automaton has 16 accepting balls. 4812 [2024-11-19 15:02:40,426 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:40,426 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:40,426 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:40,427 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:40,427 INFO L745 eck$LassoCheckResult]: Stem: 32846#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 32847#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 32679#L256 assume !(1 == ~main_in1_req_up~0); 32633#L256-2 assume !(1 == ~main_in2_req_up~0); 32635#L267-1 assume !(1 == ~main_sum_req_up~0); 32666#L278-1 assume !(1 == ~main_diff_req_up~0); 32616#L289-1 assume !(1 == ~main_pres_req_up~0); 32617#L300-1 assume !(1 == ~main_dbl_req_up~0); 32726#L311-1 assume !(1 == ~main_zero_req_up~0); 33068#L322-1 assume !(1 == ~main_clk_req_up~0); 32950#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 32842#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 32843#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 33273#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 33274#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 33269#L371-1 assume !(0 == ~main_in1_ev~0); 33270#L376-1 assume !(0 == ~main_in2_ev~0); 33053#L381-1 assume !(0 == ~main_sum_ev~0); 33054#L386-1 assume !(0 == ~main_diff_ev~0); 33065#L391-1 assume !(0 == ~main_pres_ev~0); 32987#L396-1 assume !(0 == ~main_dbl_ev~0); 32988#L401-1 assume !(0 == ~main_zero_ev~0); 33750#L406-1 assume !(0 == ~main_clk_ev~0); 33751#L411-1 assume !(0 == ~main_clk_pos_edge~0); 33741#L416-1 assume !(0 == ~main_clk_neg_edge~0); 33742#L421-1 assume !(1 == ~main_clk_pos_edge~0); 33730#L426-1 assume !(1 == ~main_clk_pos_edge~0); 33731#L431-1 assume !(1 == ~main_clk_pos_edge~0); 33720#L436-1 assume !(1 == ~main_clk_pos_edge~0); 33721#L441-1 assume !(1 == ~main_clk_pos_edge~0); 33703#L446-1 assume !(1 == ~main_in1_ev~0); 33704#L451-1 assume !(1 == ~main_in2_ev~0); 33112#L456-1 assume !(1 == ~main_sum_ev~0); 32866#L461-1 assume !(1 == ~main_diff_ev~0); 32867#L466-1 assume !(1 == ~main_pres_ev~0); 33657#L471-1 assume !(1 == ~main_dbl_ev~0); 33658#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 33612#L481-1 assume !(1 == ~main_clk_ev~0); 33613#L486-1 assume !(1 == ~main_clk_pos_edge~0); 33590#L491-1 assume !(1 == ~main_clk_neg_edge~0); 33591#L742-1 [2024-11-19 15:02:40,427 INFO L747 eck$LassoCheckResult]: Loop: 33591#L742-1 assume !false; 33577#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 33571#L229 assume !false; 33566#L147 assume !(0 == ~N_generate_st~0); 33559#L151 assume !(0 == ~S1_addsub_st~0); 33560#L154 assume !(0 == ~S2_presdbl_st~0); 33564#L157 assume !(0 == ~S3_zero_st~0); 33565#L160 assume !(0 == ~D_print_st~0); 33733#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 33734#L509 assume !(1 == ~main_in1_req_up~0); 33716#L509-2 assume !(1 == ~main_in2_req_up~0); 33708#L520-1 assume !(1 == ~main_sum_req_up~0); 33707#L531-1 assume !(1 == ~main_diff_req_up~0); 35147#L542-1 assume !(1 == ~main_pres_req_up~0); 33680#L553-1 assume !(1 == ~main_dbl_req_up~0); 33679#L564-1 assume !(1 == ~main_zero_req_up~0); 33661#L575-1 assume !(1 == ~main_clk_req_up~0); 33662#L586-1 start_simulation_~kernel_st~0#1 := 3; 33778#L605 assume !(0 == ~main_in1_ev~0); 33777#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 33776#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 33772#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 33768#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 33763#L625-1 assume !(0 == ~main_dbl_ev~0); 33759#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 33757#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 33752#L640-1 assume !(0 == ~main_clk_pos_edge~0); 33747#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 33743#L650-1 assume !(1 == ~main_clk_pos_edge~0); 33738#L655-1 assume !(1 == ~main_clk_pos_edge~0); 33732#L660-1 assume !(1 == ~main_clk_pos_edge~0); 33725#L665-1 assume !(1 == ~main_clk_pos_edge~0); 33722#L670-1 assume !(1 == ~main_clk_pos_edge~0); 33714#L675-1 assume !(1 == ~main_in1_ev~0); 33705#L680-1 assume !(1 == ~main_in2_ev~0); 33697#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 33685#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 33674#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 33675#L700-1 assume !(1 == ~main_dbl_ev~0); 33659#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 33660#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 33616#L715-1 assume !(1 == ~main_clk_pos_edge~0); 33617#L720-1 assume !(1 == ~main_clk_neg_edge~0); 33594#L725-1 assume 0 == ~N_generate_st~0; 33591#L742-1 [2024-11-19 15:02:40,427 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:40,428 INFO L85 PathProgramCache]: Analyzing trace with hash 222837305, now seen corresponding path program 1 times [2024-11-19 15:02:40,428 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:40,428 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [990170511] [2024-11-19 15:02:40,428 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:40,428 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:40,444 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:40,501 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:40,502 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:40,502 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [990170511] [2024-11-19 15:02:40,502 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [990170511] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:40,502 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:40,502 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:40,502 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [980003017] [2024-11-19 15:02:40,502 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:40,503 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:40,503 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:40,503 INFO L85 PathProgramCache]: Analyzing trace with hash -656888976, now seen corresponding path program 1 times [2024-11-19 15:02:40,503 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:40,503 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [721278282] [2024-11-19 15:02:40,503 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:40,503 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:40,511 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:40,526 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:40,526 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:40,527 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [721278282] [2024-11-19 15:02:40,527 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [721278282] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:40,527 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:40,527 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:40,527 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [395554554] [2024-11-19 15:02:40,527 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:40,527 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:40,527 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:40,528 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:40,528 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:40,528 INFO L87 Difference]: Start difference. First operand 5130 states and 8595 transitions. cyclomatic complexity: 3481 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:40,823 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:40,823 INFO L93 Difference]: Finished difference Result 9446 states and 15503 transitions. [2024-11-19 15:02:40,823 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 9446 states and 15503 transitions. [2024-11-19 15:02:40,863 INFO L131 ngComponentsAnalysis]: Automaton has 26 accepting balls. 8840 [2024-11-19 15:02:40,907 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 9446 states to 9446 states and 15503 transitions. [2024-11-19 15:02:40,908 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 9446 [2024-11-19 15:02:40,918 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 9446 [2024-11-19 15:02:40,919 INFO L73 IsDeterministic]: Start isDeterministic. Operand 9446 states and 15503 transitions. [2024-11-19 15:02:40,930 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:40,931 INFO L218 hiAutomatonCegarLoop]: Abstraction has 9446 states and 15503 transitions. [2024-11-19 15:02:40,937 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 9446 states and 15503 transitions. [2024-11-19 15:02:41,101 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 9446 to 6978. [2024-11-19 15:02:41,115 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 6978 states, 6978 states have (on average 1.65262252794497) internal successors, (11532), 6977 states have internal predecessors, (11532), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:41,129 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 6978 states to 6978 states and 11532 transitions. [2024-11-19 15:02:41,129 INFO L240 hiAutomatonCegarLoop]: Abstraction has 6978 states and 11532 transitions. [2024-11-19 15:02:41,129 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2024-11-19 15:02:41,131 INFO L425 stractBuchiCegarLoop]: Abstraction has 6978 states and 11532 transitions. [2024-11-19 15:02:41,131 INFO L332 stractBuchiCegarLoop]: ======== Iteration 9 ============ [2024-11-19 15:02:41,131 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 6978 states and 11532 transitions. [2024-11-19 15:02:41,155 INFO L131 ngComponentsAnalysis]: Automaton has 16 accepting balls. 6492 [2024-11-19 15:02:41,155 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:41,155 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:41,156 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:41,156 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:41,156 INFO L745 eck$LassoCheckResult]: Stem: 47434#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 47435#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 47266#L256 assume !(1 == ~main_in1_req_up~0); 47220#L256-2 assume !(1 == ~main_in2_req_up~0); 47222#L267-1 assume !(1 == ~main_sum_req_up~0); 47253#L278-1 assume !(1 == ~main_diff_req_up~0); 47203#L289-1 assume !(1 == ~main_pres_req_up~0); 47204#L300-1 assume !(1 == ~main_dbl_req_up~0); 47313#L311-1 assume !(1 == ~main_zero_req_up~0); 47667#L322-1 assume !(1 == ~main_clk_req_up~0); 47444#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 47432#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 47242#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 47243#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 47426#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 47420#L371-1 assume !(0 == ~main_in1_ev~0); 47421#L376-1 assume !(0 == ~main_in2_ev~0); 47654#L381-1 assume !(0 == ~main_sum_ev~0); 47655#L386-1 assume !(0 == ~main_diff_ev~0); 47664#L391-1 assume !(0 == ~main_pres_ev~0); 47591#L396-1 assume !(0 == ~main_dbl_ev~0); 47363#L401-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 47364#L406-1 assume !(0 == ~main_clk_ev~0); 49731#L411-1 assume !(0 == ~main_clk_pos_edge~0); 49727#L416-1 assume !(0 == ~main_clk_neg_edge~0); 49728#L421-1 assume !(1 == ~main_clk_pos_edge~0); 49723#L426-1 assume !(1 == ~main_clk_pos_edge~0); 49724#L431-1 assume !(1 == ~main_clk_pos_edge~0); 49719#L436-1 assume !(1 == ~main_clk_pos_edge~0); 49720#L441-1 assume !(1 == ~main_clk_pos_edge~0); 49717#L446-1 assume !(1 == ~main_in1_ev~0); 49718#L451-1 assume !(1 == ~main_in2_ev~0); 49714#L456-1 assume !(1 == ~main_sum_ev~0); 49715#L461-1 assume !(1 == ~main_diff_ev~0); 49710#L466-1 assume !(1 == ~main_pres_ev~0); 49711#L471-1 assume !(1 == ~main_dbl_ev~0); 49708#L476-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 47547#L481-1 assume !(1 == ~main_clk_ev~0); 47382#L486-1 assume !(1 == ~main_clk_pos_edge~0); 47383#L491-1 assume !(1 == ~main_clk_neg_edge~0); 49523#L742-1 [2024-11-19 15:02:41,156 INFO L747 eck$LassoCheckResult]: Loop: 49523#L742-1 assume !false; 49686#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 49680#L229 assume !false; 49668#L147 assume !(0 == ~N_generate_st~0); 49664#L151 assume !(0 == ~S1_addsub_st~0); 49665#L154 assume !(0 == ~S2_presdbl_st~0); 49666#L157 assume !(0 == ~S3_zero_st~0); 49667#L160 assume !(0 == ~D_print_st~0); 49669#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 49682#L509 assume !(1 == ~main_in1_req_up~0); 49678#L509-2 assume !(1 == ~main_in2_req_up~0); 49674#L520-1 assume !(1 == ~main_sum_req_up~0); 49661#L531-1 assume !(1 == ~main_diff_req_up~0); 49656#L542-1 assume !(1 == ~main_pres_req_up~0); 49648#L553-1 assume !(1 == ~main_dbl_req_up~0); 49640#L564-1 assume !(1 == ~main_zero_req_up~0); 49607#L575-1 assume !(1 == ~main_clk_req_up~0); 49608#L586-1 start_simulation_~kernel_st~0#1 := 3; 49676#L605 assume !(0 == ~main_in1_ev~0); 49672#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 49671#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 49660#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 49653#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 49645#L625-1 assume !(0 == ~main_dbl_ev~0); 49646#L630-1 assume 0 == ~main_zero_ev~0;~main_zero_ev~0 := 1; 49634#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 49635#L640-1 assume !(0 == ~main_clk_pos_edge~0); 49631#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 49632#L650-1 assume !(1 == ~main_clk_pos_edge~0); 49628#L655-1 assume !(1 == ~main_clk_pos_edge~0); 49629#L660-1 assume !(1 == ~main_clk_pos_edge~0); 49626#L665-1 assume !(1 == ~main_clk_pos_edge~0); 49627#L670-1 assume !(1 == ~main_clk_pos_edge~0); 49624#L675-1 assume !(1 == ~main_in1_ev~0); 49625#L680-1 assume !(1 == ~main_in2_ev~0); 49620#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 49621#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 49616#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 49617#L700-1 assume !(1 == ~main_dbl_ev~0); 49612#L705-1 assume 1 == ~main_zero_ev~0;~main_zero_ev~0 := 2; 49606#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 49546#L715-1 assume !(1 == ~main_clk_pos_edge~0); 49540#L720-1 assume !(1 == ~main_clk_neg_edge~0); 49535#L725-1 assume 0 == ~N_generate_st~0; 49523#L742-1 [2024-11-19 15:02:41,157 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:41,157 INFO L85 PathProgramCache]: Analyzing trace with hash 1911781047, now seen corresponding path program 1 times [2024-11-19 15:02:41,157 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:41,157 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [167308205] [2024-11-19 15:02:41,157 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:41,157 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:41,168 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:41,199 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:41,199 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:41,199 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [167308205] [2024-11-19 15:02:41,199 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [167308205] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:41,200 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:41,200 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:41,200 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [478363677] [2024-11-19 15:02:41,200 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:41,200 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:41,201 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:41,201 INFO L85 PathProgramCache]: Analyzing trace with hash -656888976, now seen corresponding path program 2 times [2024-11-19 15:02:41,201 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:41,201 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1395128162] [2024-11-19 15:02:41,201 INFO L93 rtionOrderModulation]: Changing assertion order to OUTSIDE_LOOP_FIRST1 [2024-11-19 15:02:41,201 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:41,208 INFO L227 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST1 issued 1 check-sat command(s) [2024-11-19 15:02:41,208 INFO L228 tOrderPrioritization]: Conjunction of SSA is unsat [2024-11-19 15:02:41,224 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:41,224 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:41,224 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1395128162] [2024-11-19 15:02:41,224 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1395128162] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:41,224 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:41,225 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:41,225 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1281436519] [2024-11-19 15:02:41,225 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:41,225 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:41,225 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:41,226 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:41,226 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:41,226 INFO L87 Difference]: Start difference. First operand 6978 states and 11532 transitions. cyclomatic complexity: 4570 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:41,389 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:41,389 INFO L93 Difference]: Finished difference Result 12839 states and 21043 transitions. [2024-11-19 15:02:41,389 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 12839 states and 21043 transitions. [2024-11-19 15:02:41,516 INFO L131 ngComponentsAnalysis]: Automaton has 32 accepting balls. 12108 [2024-11-19 15:02:41,556 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 12839 states to 12839 states and 21043 transitions. [2024-11-19 15:02:41,556 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 12839 [2024-11-19 15:02:41,564 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 12839 [2024-11-19 15:02:41,564 INFO L73 IsDeterministic]: Start isDeterministic. Operand 12839 states and 21043 transitions. [2024-11-19 15:02:41,578 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:41,579 INFO L218 hiAutomatonCegarLoop]: Abstraction has 12839 states and 21043 transitions. [2024-11-19 15:02:41,589 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 12839 states and 21043 transitions. [2024-11-19 15:02:41,742 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 12839 to 12839. [2024-11-19 15:02:41,759 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 12839 states, 12839 states have (on average 1.6389905755899992) internal successors, (21043), 12838 states have internal predecessors, (21043), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:41,788 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 12839 states to 12839 states and 21043 transitions. [2024-11-19 15:02:41,788 INFO L240 hiAutomatonCegarLoop]: Abstraction has 12839 states and 21043 transitions. [2024-11-19 15:02:41,789 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2024-11-19 15:02:41,789 INFO L425 stractBuchiCegarLoop]: Abstraction has 12839 states and 21043 transitions. [2024-11-19 15:02:41,789 INFO L332 stractBuchiCegarLoop]: ======== Iteration 10 ============ [2024-11-19 15:02:41,789 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 12839 states and 21043 transitions. [2024-11-19 15:02:41,829 INFO L131 ngComponentsAnalysis]: Automaton has 32 accepting balls. 12108 [2024-11-19 15:02:41,829 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:41,829 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:41,830 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:41,830 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:41,830 INFO L745 eck$LassoCheckResult]: Stem: 67266#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 67267#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 67094#L256 assume !(1 == ~main_in1_req_up~0); 67048#L256-2 assume !(1 == ~main_in2_req_up~0); 67050#L267-1 assume !(1 == ~main_sum_req_up~0); 67081#L278-1 assume !(1 == ~main_diff_req_up~0); 67030#L289-1 assume !(1 == ~main_pres_req_up~0); 67031#L300-1 assume !(1 == ~main_dbl_req_up~0); 67431#L311-1 assume !(1 == ~main_zero_req_up~0); 71691#L322-1 assume !(1 == ~main_clk_req_up~0); 71688#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 71686#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 71684#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 71682#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 71680#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 71678#L371-1 assume !(0 == ~main_in1_ev~0); 71676#L376-1 assume !(0 == ~main_in2_ev~0); 71674#L381-1 assume !(0 == ~main_sum_ev~0); 71672#L386-1 assume !(0 == ~main_diff_ev~0); 71670#L391-1 assume !(0 == ~main_pres_ev~0); 71668#L396-1 assume !(0 == ~main_dbl_ev~0); 71666#L401-1 assume !(0 == ~main_zero_ev~0); 71664#L406-1 assume !(0 == ~main_clk_ev~0); 71662#L411-1 assume !(0 == ~main_clk_pos_edge~0); 71660#L416-1 assume !(0 == ~main_clk_neg_edge~0); 71658#L421-1 assume !(1 == ~main_clk_pos_edge~0); 71657#L426-1 assume !(1 == ~main_clk_pos_edge~0); 71656#L431-1 assume !(1 == ~main_clk_pos_edge~0); 71655#L436-1 assume !(1 == ~main_clk_pos_edge~0); 71654#L441-1 assume !(1 == ~main_clk_pos_edge~0); 71653#L446-1 assume !(1 == ~main_in1_ev~0); 71652#L451-1 assume !(1 == ~main_in2_ev~0); 71651#L456-1 assume !(1 == ~main_sum_ev~0); 71650#L461-1 assume !(1 == ~main_diff_ev~0); 71649#L466-1 assume !(1 == ~main_pres_ev~0); 71648#L471-1 assume !(1 == ~main_dbl_ev~0); 71647#L476-1 assume !(1 == ~main_zero_ev~0); 71644#L481-1 assume !(1 == ~main_clk_ev~0); 71640#L486-1 assume !(1 == ~main_clk_pos_edge~0); 71636#L491-1 assume !(1 == ~main_clk_neg_edge~0); 71505#L742-1 [2024-11-19 15:02:41,830 INFO L747 eck$LassoCheckResult]: Loop: 71505#L742-1 assume !false; 71632#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 71624#L229 assume !false; 71622#L147 assume !(0 == ~N_generate_st~0); 71620#L151 assume !(0 == ~S1_addsub_st~0); 71618#L154 assume !(0 == ~S2_presdbl_st~0); 71616#L157 assume !(0 == ~S3_zero_st~0); 71613#L160 assume !(0 == ~D_print_st~0); 71610#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 71608#L509 assume !(1 == ~main_in1_req_up~0); 71605#L509-2 assume !(1 == ~main_in2_req_up~0); 71599#L520-1 assume !(1 == ~main_sum_req_up~0); 71595#L531-1 assume !(1 == ~main_diff_req_up~0); 71590#L542-1 assume !(1 == ~main_pres_req_up~0); 71584#L553-1 assume !(1 == ~main_dbl_req_up~0); 71578#L564-1 assume !(1 == ~main_zero_req_up~0); 71572#L575-1 assume !(1 == ~main_clk_req_up~0); 71567#L586-1 start_simulation_~kernel_st~0#1 := 3; 71563#L605 assume !(0 == ~main_in1_ev~0); 71561#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 71559#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 71557#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 71555#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 71553#L625-1 assume !(0 == ~main_dbl_ev~0); 71551#L630-1 assume !(0 == ~main_zero_ev~0); 71549#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 71547#L640-1 assume !(0 == ~main_clk_pos_edge~0); 71545#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 71543#L650-1 assume !(1 == ~main_clk_pos_edge~0); 71541#L655-1 assume !(1 == ~main_clk_pos_edge~0); 71539#L660-1 assume !(1 == ~main_clk_pos_edge~0); 71537#L665-1 assume !(1 == ~main_clk_pos_edge~0); 71535#L670-1 assume !(1 == ~main_clk_pos_edge~0); 71533#L675-1 assume !(1 == ~main_in1_ev~0); 71531#L680-1 assume !(1 == ~main_in2_ev~0); 71529#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 71527#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 71525#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 71523#L700-1 assume !(1 == ~main_dbl_ev~0); 71521#L705-1 assume !(1 == ~main_zero_ev~0); 71519#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 71517#L715-1 assume !(1 == ~main_clk_pos_edge~0); 71515#L720-1 assume !(1 == ~main_clk_neg_edge~0); 71513#L725-1 assume 0 == ~N_generate_st~0; 71505#L742-1 [2024-11-19 15:02:41,830 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:41,830 INFO L85 PathProgramCache]: Analyzing trace with hash 222896887, now seen corresponding path program 1 times [2024-11-19 15:02:41,831 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:41,831 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [259561377] [2024-11-19 15:02:41,831 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:41,831 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:41,905 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:02:41,906 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:02:41,912 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:02:41,941 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:02:41,942 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:41,942 INFO L85 PathProgramCache]: Analyzing trace with hash -1472690384, now seen corresponding path program 1 times [2024-11-19 15:02:41,942 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:41,942 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [174782903] [2024-11-19 15:02:41,942 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:41,942 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:41,947 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:41,959 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:41,959 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:41,959 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [174782903] [2024-11-19 15:02:41,959 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [174782903] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:41,959 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:41,960 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:41,960 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1870003732] [2024-11-19 15:02:41,960 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:41,960 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:41,960 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:41,960 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:02:41,960 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:02:41,961 INFO L87 Difference]: Start difference. First operand 12839 states and 21043 transitions. cyclomatic complexity: 8236 Second operand has 3 states, 3 states have (on average 14.666666666666666) internal successors, (44), 3 states have internal predecessors, (44), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:42,051 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:42,051 INFO L93 Difference]: Finished difference Result 18429 states and 29722 transitions. [2024-11-19 15:02:42,052 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 18429 states and 29722 transitions. [2024-11-19 15:02:42,124 INFO L131 ngComponentsAnalysis]: Automaton has 32 accepting balls. 17278 [2024-11-19 15:02:42,184 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 18429 states to 18429 states and 29722 transitions. [2024-11-19 15:02:42,184 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 18429 [2024-11-19 15:02:42,202 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 18429 [2024-11-19 15:02:42,202 INFO L73 IsDeterministic]: Start isDeterministic. Operand 18429 states and 29722 transitions. [2024-11-19 15:02:42,221 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:42,221 INFO L218 hiAutomatonCegarLoop]: Abstraction has 18429 states and 29722 transitions. [2024-11-19 15:02:42,238 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 18429 states and 29722 transitions. [2024-11-19 15:02:42,499 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 18429 to 18429. [2024-11-19 15:02:42,522 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 18429 states, 18429 states have (on average 1.6127841988170817) internal successors, (29722), 18428 states have internal predecessors, (29722), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:42,641 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 18429 states to 18429 states and 29722 transitions. [2024-11-19 15:02:42,641 INFO L240 hiAutomatonCegarLoop]: Abstraction has 18429 states and 29722 transitions. [2024-11-19 15:02:42,649 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:02:42,650 INFO L425 stractBuchiCegarLoop]: Abstraction has 18429 states and 29722 transitions. [2024-11-19 15:02:42,650 INFO L332 stractBuchiCegarLoop]: ======== Iteration 11 ============ [2024-11-19 15:02:42,650 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 18429 states and 29722 transitions. [2024-11-19 15:02:42,692 INFO L131 ngComponentsAnalysis]: Automaton has 32 accepting balls. 17278 [2024-11-19 15:02:42,692 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:42,692 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:42,692 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:42,692 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:42,693 INFO L745 eck$LassoCheckResult]: Stem: 98540#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 98541#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 98369#L256 assume !(1 == ~main_in1_req_up~0); 98322#L256-2 assume !(1 == ~main_in2_req_up~0); 98324#L267-1 assume !(1 == ~main_sum_req_up~0); 98356#L278-1 assume !(1 == ~main_diff_req_up~0); 98304#L289-1 assume !(1 == ~main_pres_req_up~0); 98305#L300-1 assume !(1 == ~main_dbl_req_up~0); 98417#L311-1 assume !(1 == ~main_zero_req_up~0); 102522#L322-1 assume !(1 == ~main_clk_req_up~0); 102523#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 102635#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 102634#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 102633#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 102618#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 102617#L371-1 assume !(0 == ~main_in1_ev~0); 102615#L376-1 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 102607#L381-1 assume !(0 == ~main_sum_ev~0); 102604#L386-1 assume !(0 == ~main_diff_ev~0); 102601#L391-1 assume !(0 == ~main_pres_ev~0); 102598#L396-1 assume !(0 == ~main_dbl_ev~0); 102595#L401-1 assume !(0 == ~main_zero_ev~0); 102590#L406-1 assume !(0 == ~main_clk_ev~0); 102584#L411-1 assume !(0 == ~main_clk_pos_edge~0); 102579#L416-1 assume !(0 == ~main_clk_neg_edge~0); 102572#L421-1 assume !(1 == ~main_clk_pos_edge~0); 102565#L426-1 assume !(1 == ~main_clk_pos_edge~0); 102558#L431-1 assume !(1 == ~main_clk_pos_edge~0); 102551#L436-1 assume !(1 == ~main_clk_pos_edge~0); 102544#L441-1 assume !(1 == ~main_clk_pos_edge~0); 102539#L446-1 assume !(1 == ~main_in1_ev~0); 102233#L451-1 assume 1 == ~main_in2_ev~0;~main_in2_ev~0 := 2; 102232#L456-1 assume !(1 == ~main_sum_ev~0); 102230#L461-1 assume !(1 == ~main_diff_ev~0); 102228#L466-1 assume !(1 == ~main_pres_ev~0); 102227#L471-1 assume !(1 == ~main_dbl_ev~0); 102226#L476-1 assume !(1 == ~main_zero_ev~0); 102224#L481-1 assume !(1 == ~main_clk_ev~0); 102223#L486-1 assume !(1 == ~main_clk_pos_edge~0); 102219#L491-1 assume !(1 == ~main_clk_neg_edge~0); 102052#L742-1 [2024-11-19 15:02:42,693 INFO L747 eck$LassoCheckResult]: Loop: 102052#L742-1 assume !false; 102215#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 102211#L229 assume !false; 102210#L147 assume !(0 == ~N_generate_st~0); 102209#L151 assume !(0 == ~S1_addsub_st~0); 102208#L154 assume !(0 == ~S2_presdbl_st~0); 102207#L157 assume !(0 == ~S3_zero_st~0); 102205#L160 assume !(0 == ~D_print_st~0); 102204#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 102203#L509 assume !(1 == ~main_in1_req_up~0); 102201#L509-2 assume !(1 == ~main_in2_req_up~0); 102198#L520-1 assume !(1 == ~main_sum_req_up~0); 102194#L531-1 assume !(1 == ~main_diff_req_up~0); 102192#L542-1 assume !(1 == ~main_pres_req_up~0); 102136#L553-1 assume !(1 == ~main_dbl_req_up~0); 102131#L564-1 assume !(1 == ~main_zero_req_up~0); 102127#L575-1 assume !(1 == ~main_clk_req_up~0); 102124#L586-1 start_simulation_~kernel_st~0#1 := 3; 102121#L605 assume !(0 == ~main_in1_ev~0); 102118#L605-2 assume 0 == ~main_in2_ev~0;~main_in2_ev~0 := 1; 102116#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 102114#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 102112#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 102110#L625-1 assume !(0 == ~main_dbl_ev~0); 102108#L630-1 assume !(0 == ~main_zero_ev~0); 102106#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 102104#L640-1 assume !(0 == ~main_clk_pos_edge~0); 102102#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 102100#L650-1 assume !(1 == ~main_clk_pos_edge~0); 102098#L655-1 assume !(1 == ~main_clk_pos_edge~0); 102096#L660-1 assume !(1 == ~main_clk_pos_edge~0); 102094#L665-1 assume !(1 == ~main_clk_pos_edge~0); 102092#L670-1 assume !(1 == ~main_clk_pos_edge~0); 102091#L675-1 assume !(1 == ~main_in1_ev~0); 102088#L680-1 assume 1 == ~main_in2_ev~0;~main_in2_ev~0 := 2; 102085#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 102083#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 102081#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 102079#L700-1 assume !(1 == ~main_dbl_ev~0); 102077#L705-1 assume !(1 == ~main_zero_ev~0); 102074#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 102069#L715-1 assume !(1 == ~main_clk_pos_edge~0); 102064#L720-1 assume !(1 == ~main_clk_neg_edge~0); 102062#L725-1 assume 0 == ~N_generate_st~0; 102052#L742-1 [2024-11-19 15:02:42,693 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:42,693 INFO L85 PathProgramCache]: Analyzing trace with hash -323147977, now seen corresponding path program 1 times [2024-11-19 15:02:42,694 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:42,694 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1311031574] [2024-11-19 15:02:42,694 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:42,694 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:42,702 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:42,731 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:42,731 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:42,731 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1311031574] [2024-11-19 15:02:42,731 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1311031574] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:42,732 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:42,732 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:42,732 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1048445771] [2024-11-19 15:02:42,732 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:42,732 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:42,732 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:42,733 INFO L85 PathProgramCache]: Analyzing trace with hash -1079663374, now seen corresponding path program 1 times [2024-11-19 15:02:42,733 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:42,733 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [212549182] [2024-11-19 15:02:42,733 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:42,733 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:42,738 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:42,749 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:42,749 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:42,749 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [212549182] [2024-11-19 15:02:42,750 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [212549182] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:42,750 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:42,750 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:42,750 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [634700820] [2024-11-19 15:02:42,750 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:42,750 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:42,750 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:42,751 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:42,751 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:42,752 INFO L87 Difference]: Start difference. First operand 18429 states and 29722 transitions. cyclomatic complexity: 11325 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:43,138 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:43,138 INFO L93 Difference]: Finished difference Result 33519 states and 53550 transitions. [2024-11-19 15:02:43,139 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 33519 states and 53550 transitions. [2024-11-19 15:02:43,306 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 31728 [2024-11-19 15:02:43,415 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 33519 states to 33519 states and 53550 transitions. [2024-11-19 15:02:43,415 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 33519 [2024-11-19 15:02:43,443 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 33519 [2024-11-19 15:02:43,444 INFO L73 IsDeterministic]: Start isDeterministic. Operand 33519 states and 53550 transitions. [2024-11-19 15:02:43,671 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:43,671 INFO L218 hiAutomatonCegarLoop]: Abstraction has 33519 states and 53550 transitions. [2024-11-19 15:02:43,697 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 33519 states and 53550 transitions. [2024-11-19 15:02:44,016 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 33519 to 33519. [2024-11-19 15:02:44,057 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 33519 states, 33519 states have (on average 1.597601360422447) internal successors, (53550), 33518 states have internal predecessors, (53550), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:44,222 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 33519 states to 33519 states and 53550 transitions. [2024-11-19 15:02:44,222 INFO L240 hiAutomatonCegarLoop]: Abstraction has 33519 states and 53550 transitions. [2024-11-19 15:02:44,228 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2024-11-19 15:02:44,229 INFO L425 stractBuchiCegarLoop]: Abstraction has 33519 states and 53550 transitions. [2024-11-19 15:02:44,229 INFO L332 stractBuchiCegarLoop]: ======== Iteration 12 ============ [2024-11-19 15:02:44,229 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 33519 states and 53550 transitions. [2024-11-19 15:02:44,334 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 31728 [2024-11-19 15:02:44,334 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:44,334 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:44,334 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:44,334 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:44,335 INFO L745 eck$LassoCheckResult]: Stem: 150510#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 150511#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 150328#L256 assume !(1 == ~main_in1_req_up~0); 150281#L256-2 assume !(1 == ~main_in2_req_up~0); 150283#L267-1 assume !(1 == ~main_sum_req_up~0); 150730#L278-1 assume !(1 == ~main_diff_req_up~0); 150424#L289-1 assume !(1 == ~main_pres_req_up~0); 158294#L300-1 assume !(1 == ~main_dbl_req_up~0); 157317#L311-1 assume !(1 == ~main_zero_req_up~0); 157318#L322-1 assume !(1 == ~main_clk_req_up~0); 158702#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 158695#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 158687#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 158679#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 158672#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 158665#L371-1 assume !(0 == ~main_in1_ev~0); 158659#L376-1 assume !(0 == ~main_in2_ev~0); 158652#L381-1 assume !(0 == ~main_sum_ev~0); 158645#L386-1 assume !(0 == ~main_diff_ev~0); 158638#L391-1 assume !(0 == ~main_pres_ev~0); 158631#L396-1 assume !(0 == ~main_dbl_ev~0); 158623#L401-1 assume !(0 == ~main_zero_ev~0); 158619#L406-1 assume !(0 == ~main_clk_ev~0); 158616#L411-1 assume !(0 == ~main_clk_pos_edge~0); 158613#L416-1 assume !(0 == ~main_clk_neg_edge~0); 158491#L421-1 assume !(1 == ~main_clk_pos_edge~0); 158490#L426-1 assume !(1 == ~main_clk_pos_edge~0); 158489#L431-1 assume !(1 == ~main_clk_pos_edge~0); 158488#L436-1 assume !(1 == ~main_clk_pos_edge~0); 158487#L441-1 assume !(1 == ~main_clk_pos_edge~0); 158486#L446-1 assume !(1 == ~main_in1_ev~0); 158484#L451-1 assume 1 == ~main_in2_ev~0;~main_in2_ev~0 := 2; 158485#L456-1 assume !(1 == ~main_sum_ev~0); 163786#L461-1 assume !(1 == ~main_diff_ev~0); 163785#L466-1 assume !(1 == ~main_pres_ev~0); 163784#L471-1 assume !(1 == ~main_dbl_ev~0); 163783#L476-1 assume !(1 == ~main_zero_ev~0); 163782#L481-1 assume !(1 == ~main_clk_ev~0); 163781#L486-1 assume !(1 == ~main_clk_pos_edge~0); 163744#L491-1 assume !(1 == ~main_clk_neg_edge~0); 163740#L742-1 [2024-11-19 15:02:44,335 INFO L747 eck$LassoCheckResult]: Loop: 163740#L742-1 assume !false; 163739#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 163735#L229 assume !false; 163733#L147 assume !(0 == ~N_generate_st~0); 163729#L151 assume !(0 == ~S1_addsub_st~0); 163730#L154 assume !(0 == ~S2_presdbl_st~0); 163731#L157 assume !(0 == ~S3_zero_st~0); 163732#L160 assume !(0 == ~D_print_st~0); 163734#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 165929#L509 assume !(1 == ~main_in1_req_up~0); 165927#L509-2 assume !(1 == ~main_in2_req_up~0); 165923#L520-1 assume !(1 == ~main_sum_req_up~0); 165919#L531-1 assume !(1 == ~main_diff_req_up~0); 165917#L542-1 assume !(1 == ~main_pres_req_up~0); 165914#L553-1 assume !(1 == ~main_dbl_req_up~0); 165911#L564-1 assume !(1 == ~main_zero_req_up~0); 165907#L575-1 assume !(1 == ~main_clk_req_up~0); 165905#L586-1 start_simulation_~kernel_st~0#1 := 3; 165903#L605 assume !(0 == ~main_in1_ev~0); 165899#L605-2 assume !(0 == ~main_in2_ev~0); 165889#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 165894#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 165892#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 165890#L625-1 assume !(0 == ~main_dbl_ev~0); 165887#L630-1 assume !(0 == ~main_zero_ev~0); 165885#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 165883#L640-1 assume !(0 == ~main_clk_pos_edge~0); 165881#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 165879#L650-1 assume !(1 == ~main_clk_pos_edge~0); 165877#L655-1 assume !(1 == ~main_clk_pos_edge~0); 165875#L660-1 assume !(1 == ~main_clk_pos_edge~0); 165873#L665-1 assume !(1 == ~main_clk_pos_edge~0); 165871#L670-1 assume !(1 == ~main_clk_pos_edge~0); 165869#L675-1 assume !(1 == ~main_in1_ev~0); 165859#L680-1 assume !(1 == ~main_in2_ev~0); 161666#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 165856#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 165854#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 165852#L700-1 assume !(1 == ~main_dbl_ev~0); 165850#L705-1 assume !(1 == ~main_zero_ev~0); 165848#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 165846#L715-1 assume !(1 == ~main_clk_pos_edge~0); 165845#L720-1 assume !(1 == ~main_clk_neg_edge~0); 163747#L725-1 assume 0 == ~N_generate_st~0; 163740#L742-1 [2024-11-19 15:02:44,335 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:44,335 INFO L85 PathProgramCache]: Analyzing trace with hash -457161483, now seen corresponding path program 1 times [2024-11-19 15:02:44,335 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:44,335 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1233901163] [2024-11-19 15:02:44,335 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:44,336 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:44,347 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:44,476 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:44,476 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:44,477 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1233901163] [2024-11-19 15:02:44,477 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1233901163] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:44,477 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:44,477 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:44,477 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [926582778] [2024-11-19 15:02:44,477 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:44,477 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:44,478 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:44,478 INFO L85 PathProgramCache]: Analyzing trace with hash -1332141774, now seen corresponding path program 1 times [2024-11-19 15:02:44,478 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:44,478 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [934467989] [2024-11-19 15:02:44,478 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:44,478 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:44,488 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:44,501 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:44,502 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:44,502 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [934467989] [2024-11-19 15:02:44,502 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [934467989] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:44,502 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:44,503 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:44,503 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1573062843] [2024-11-19 15:02:44,503 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:44,503 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:44,503 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:44,504 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:44,504 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:44,504 INFO L87 Difference]: Start difference. First operand 33519 states and 53550 transitions. cyclomatic complexity: 20095 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:44,785 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:44,786 INFO L93 Difference]: Finished difference Result 34717 states and 54842 transitions. [2024-11-19 15:02:44,786 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 34717 states and 54842 transitions. [2024-11-19 15:02:45,016 INFO L131 ngComponentsAnalysis]: Automaton has 66 accepting balls. 32815 [2024-11-19 15:02:45,083 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 34717 states to 34717 states and 54842 transitions. [2024-11-19 15:02:45,084 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 34717 [2024-11-19 15:02:45,106 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 34717 [2024-11-19 15:02:45,106 INFO L73 IsDeterministic]: Start isDeterministic. Operand 34717 states and 54842 transitions. [2024-11-19 15:02:45,133 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:45,133 INFO L218 hiAutomatonCegarLoop]: Abstraction has 34717 states and 54842 transitions. [2024-11-19 15:02:45,159 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 34717 states and 54842 transitions. [2024-11-19 15:02:45,614 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 34717 to 33519. [2024-11-19 15:02:45,648 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 33519 states, 33519 states have (on average 1.5798800680211222) internal successors, (52956), 33518 states have internal predecessors, (52956), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:45,710 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 33519 states to 33519 states and 52956 transitions. [2024-11-19 15:02:45,710 INFO L240 hiAutomatonCegarLoop]: Abstraction has 33519 states and 52956 transitions. [2024-11-19 15:02:45,710 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2024-11-19 15:02:45,712 INFO L425 stractBuchiCegarLoop]: Abstraction has 33519 states and 52956 transitions. [2024-11-19 15:02:45,713 INFO L332 stractBuchiCegarLoop]: ======== Iteration 13 ============ [2024-11-19 15:02:45,713 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 33519 states and 52956 transitions. [2024-11-19 15:02:45,803 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 31728 [2024-11-19 15:02:45,803 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:45,803 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:45,803 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:45,803 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:45,804 INFO L745 eck$LassoCheckResult]: Stem: 218752#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 218753#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 218574#L256 assume !(1 == ~main_in1_req_up~0); 218528#L256-2 assume !(1 == ~main_in2_req_up~0); 218530#L267-1 assume !(1 == ~main_sum_req_up~0); 218561#L278-1 assume !(1 == ~main_diff_req_up~0); 218509#L289-1 assume !(1 == ~main_pres_req_up~0); 218510#L300-1 assume !(1 == ~main_dbl_req_up~0); 218626#L311-1 assume !(1 == ~main_zero_req_up~0); 218997#L322-1 assume !(1 == ~main_clk_req_up~0); 218999#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 237321#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 237320#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 237319#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 237318#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 237317#L371-1 assume !(0 == ~main_in1_ev~0); 237316#L376-1 assume !(0 == ~main_in2_ev~0); 237315#L381-1 assume !(0 == ~main_sum_ev~0); 237314#L386-1 assume !(0 == ~main_diff_ev~0); 237313#L391-1 assume !(0 == ~main_pres_ev~0); 237312#L396-1 assume !(0 == ~main_dbl_ev~0); 237311#L401-1 assume !(0 == ~main_zero_ev~0); 237310#L406-1 assume !(0 == ~main_clk_ev~0); 237309#L411-1 assume !(0 == ~main_clk_pos_edge~0); 237308#L416-1 assume !(0 == ~main_clk_neg_edge~0); 237307#L421-1 assume !(1 == ~main_clk_pos_edge~0); 237306#L426-1 assume !(1 == ~main_clk_pos_edge~0); 237305#L431-1 assume !(1 == ~main_clk_pos_edge~0); 237304#L436-1 assume !(1 == ~main_clk_pos_edge~0); 237303#L441-1 assume !(1 == ~main_clk_pos_edge~0); 237302#L446-1 assume !(1 == ~main_in1_ev~0); 237301#L451-1 assume !(1 == ~main_in2_ev~0); 237300#L456-1 assume !(1 == ~main_sum_ev~0); 226375#L461-1 assume !(1 == ~main_diff_ev~0); 226374#L466-1 assume !(1 == ~main_pres_ev~0); 226373#L471-1 assume !(1 == ~main_dbl_ev~0); 226372#L476-1 assume !(1 == ~main_zero_ev~0); 226371#L481-1 assume !(1 == ~main_clk_ev~0); 226346#L486-1 assume !(1 == ~main_clk_pos_edge~0); 226347#L491-1 assume !(1 == ~main_clk_neg_edge~0); 225232#L742-1 [2024-11-19 15:02:45,804 INFO L747 eck$LassoCheckResult]: Loop: 225232#L742-1 assume !false; 225233#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 237252#L229 assume !false; 237251#L147 assume !(0 == ~N_generate_st~0); 237250#L151 assume !(0 == ~S1_addsub_st~0); 237249#L154 assume !(0 == ~S2_presdbl_st~0); 237248#L157 assume !(0 == ~S3_zero_st~0); 237247#L160 assume !(0 == ~D_print_st~0); 237246#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 237245#L509 assume !(1 == ~main_in1_req_up~0); 237244#L509-2 assume !(1 == ~main_in2_req_up~0); 237243#L520-1 assume !(1 == ~main_sum_req_up~0); 237242#L531-1 assume !(1 == ~main_diff_req_up~0); 237241#L542-1 assume !(1 == ~main_pres_req_up~0); 225190#L553-1 assume !(1 == ~main_dbl_req_up~0); 225192#L564-1 assume !(1 == ~main_zero_req_up~0); 225299#L575-1 assume !(1 == ~main_clk_req_up~0); 225300#L586-1 start_simulation_~kernel_st~0#1 := 3; 226464#L605 assume !(0 == ~main_in1_ev~0); 226460#L605-2 assume !(0 == ~main_in2_ev~0); 226456#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 226452#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 226450#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 226446#L625-1 assume !(0 == ~main_dbl_ev~0); 226403#L630-1 assume !(0 == ~main_zero_ev~0); 226402#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 226400#L640-1 assume !(0 == ~main_clk_pos_edge~0); 226399#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 226398#L650-1 assume !(1 == ~main_clk_pos_edge~0); 226397#L655-1 assume !(1 == ~main_clk_pos_edge~0); 226395#L660-1 assume !(1 == ~main_clk_pos_edge~0); 226393#L665-1 assume !(1 == ~main_clk_pos_edge~0); 226391#L670-1 assume !(1 == ~main_clk_pos_edge~0); 226389#L675-1 assume !(1 == ~main_in1_ev~0); 226387#L680-1 assume !(1 == ~main_in2_ev~0); 226385#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 226384#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 226382#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 226381#L700-1 assume !(1 == ~main_dbl_ev~0); 226380#L705-1 assume !(1 == ~main_zero_ev~0); 226379#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 225259#L715-1 assume !(1 == ~main_clk_pos_edge~0); 225255#L720-1 assume !(1 == ~main_clk_neg_edge~0); 225256#L725-1 assume 0 == ~N_generate_st~0; 225232#L742-1 [2024-11-19 15:02:45,804 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:45,804 INFO L85 PathProgramCache]: Analyzing trace with hash 222896887, now seen corresponding path program 2 times [2024-11-19 15:02:45,804 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:45,804 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [574605522] [2024-11-19 15:02:45,805 INFO L93 rtionOrderModulation]: Changing assertion order to OUTSIDE_LOOP_FIRST1 [2024-11-19 15:02:45,805 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:45,814 INFO L227 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST1 issued 1 check-sat command(s) [2024-11-19 15:02:45,814 INFO L228 tOrderPrioritization]: Conjunction of SSA is sat [2024-11-19 15:02:45,814 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:02:45,819 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:02:45,830 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:02:45,831 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:45,831 INFO L85 PathProgramCache]: Analyzing trace with hash -1332141774, now seen corresponding path program 2 times [2024-11-19 15:02:45,831 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:45,831 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1162655293] [2024-11-19 15:02:45,831 INFO L93 rtionOrderModulation]: Changing assertion order to OUTSIDE_LOOP_FIRST1 [2024-11-19 15:02:45,831 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:45,839 INFO L227 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST1 issued 1 check-sat command(s) [2024-11-19 15:02:45,839 INFO L228 tOrderPrioritization]: Conjunction of SSA is unsat [2024-11-19 15:02:45,862 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:45,862 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:45,862 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1162655293] [2024-11-19 15:02:45,862 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1162655293] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:45,863 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:45,863 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [3] imperfect sequences [] total 3 [2024-11-19 15:02:45,863 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1282359579] [2024-11-19 15:02:45,863 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:45,863 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:45,863 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:45,864 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:02:45,864 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:02:45,864 INFO L87 Difference]: Start difference. First operand 33519 states and 52956 transitions. cyclomatic complexity: 19501 Second operand has 3 states, 3 states have (on average 14.666666666666666) internal successors, (44), 3 states have internal predecessors, (44), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:46,193 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:46,194 INFO L93 Difference]: Finished difference Result 44288 states and 68290 transitions. [2024-11-19 15:02:46,194 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 44288 states and 68290 transitions. [2024-11-19 15:02:46,396 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 41518 [2024-11-19 15:02:46,510 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 44288 states to 44288 states and 68290 transitions. [2024-11-19 15:02:46,510 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 44288 [2024-11-19 15:02:46,544 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 44288 [2024-11-19 15:02:46,544 INFO L73 IsDeterministic]: Start isDeterministic. Operand 44288 states and 68290 transitions. [2024-11-19 15:02:46,785 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:46,789 INFO L218 hiAutomatonCegarLoop]: Abstraction has 44288 states and 68290 transitions. [2024-11-19 15:02:46,832 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 44288 states and 68290 transitions. [2024-11-19 15:02:47,354 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 44288 to 44288. [2024-11-19 15:02:47,433 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 44288 states, 44288 states have (on average 1.5419526734104045) internal successors, (68290), 44287 states have internal predecessors, (68290), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:47,540 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 44288 states to 44288 states and 68290 transitions. [2024-11-19 15:02:47,540 INFO L240 hiAutomatonCegarLoop]: Abstraction has 44288 states and 68290 transitions. [2024-11-19 15:02:47,541 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:02:47,542 INFO L425 stractBuchiCegarLoop]: Abstraction has 44288 states and 68290 transitions. [2024-11-19 15:02:47,542 INFO L332 stractBuchiCegarLoop]: ======== Iteration 14 ============ [2024-11-19 15:02:47,543 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 44288 states and 68290 transitions. [2024-11-19 15:02:47,659 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 41518 [2024-11-19 15:02:47,660 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:47,660 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:47,660 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:47,660 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:47,660 INFO L745 eck$LassoCheckResult]: Stem: 296572#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 296573#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 296388#L256 assume !(1 == ~main_in1_req_up~0); 296341#L256-2 assume !(1 == ~main_in2_req_up~0); 296343#L267-1 assume !(1 == ~main_sum_req_up~0); 296375#L278-1 assume !(1 == ~main_diff_req_up~0); 296322#L289-1 assume !(1 == ~main_pres_req_up~0); 296323#L300-1 assume !(1 == ~main_dbl_req_up~0); 299668#L311-1 assume !(1 == ~main_zero_req_up~0); 299669#L322-1 assume !(1 == ~main_clk_req_up~0); 299782#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 299926#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 299924#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 299922#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 299878#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 299877#L371-1 assume !(0 == ~main_in1_ev~0); 299876#L376-1 assume !(0 == ~main_in2_ev~0); 299874#L381-1 assume !(0 == ~main_sum_ev~0); 299872#L386-1 assume !(0 == ~main_diff_ev~0); 299871#L391-1 assume !(0 == ~main_pres_ev~0); 299870#L396-1 assume !(0 == ~main_dbl_ev~0); 299869#L401-1 assume !(0 == ~main_zero_ev~0); 299867#L406-1 assume !(0 == ~main_clk_ev~0); 299865#L411-1 assume !(0 == ~main_clk_pos_edge~0); 299862#L416-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 299860#L421-1 assume !(1 == ~main_clk_pos_edge~0); 299858#L426-1 assume !(1 == ~main_clk_pos_edge~0); 299853#L431-1 assume !(1 == ~main_clk_pos_edge~0); 299848#L436-1 assume !(1 == ~main_clk_pos_edge~0); 299843#L441-1 assume !(1 == ~main_clk_pos_edge~0); 299838#L446-1 assume !(1 == ~main_in1_ev~0); 299832#L451-1 assume !(1 == ~main_in2_ev~0); 299828#L456-1 assume !(1 == ~main_sum_ev~0); 299825#L461-1 assume !(1 == ~main_diff_ev~0); 299822#L466-1 assume !(1 == ~main_pres_ev~0); 299818#L471-1 assume !(1 == ~main_dbl_ev~0); 299814#L476-1 assume !(1 == ~main_zero_ev~0); 299790#L481-1 assume !(1 == ~main_clk_ev~0); 299741#L486-1 assume !(1 == ~main_clk_pos_edge~0); 299730#L491-1 assume 1 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 2; 299454#L742-1 [2024-11-19 15:02:47,661 INFO L747 eck$LassoCheckResult]: Loop: 299454#L742-1 assume !false; 299721#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 310987#L229 assume !false; 310985#L147 assume !(0 == ~N_generate_st~0); 310981#L151 assume !(0 == ~S1_addsub_st~0); 310982#L154 assume !(0 == ~S2_presdbl_st~0); 310983#L157 assume !(0 == ~S3_zero_st~0); 310984#L160 assume !(0 == ~D_print_st~0); 310986#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 311155#L509 assume !(1 == ~main_in1_req_up~0); 311153#L509-2 assume !(1 == ~main_in2_req_up~0); 311150#L520-1 assume !(1 == ~main_sum_req_up~0); 311148#L531-1 assume !(1 == ~main_diff_req_up~0); 311146#L542-1 assume !(1 == ~main_pres_req_up~0); 299509#L553-1 assume !(1 == ~main_dbl_req_up~0); 299507#L564-1 assume !(1 == ~main_zero_req_up~0); 299505#L575-1 assume !(1 == ~main_clk_req_up~0); 299506#L586-1 start_simulation_~kernel_st~0#1 := 3; 299868#L605 assume !(0 == ~main_in1_ev~0); 299866#L605-2 assume !(0 == ~main_in2_ev~0); 299864#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 299861#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 299859#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 299857#L625-1 assume !(0 == ~main_dbl_ev~0); 299852#L630-1 assume !(0 == ~main_zero_ev~0); 299847#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 299842#L640-1 assume !(0 == ~main_clk_pos_edge~0); 299836#L645-1 assume 0 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 1; 299831#L650-1 assume !(1 == ~main_clk_pos_edge~0); 299827#L655-1 assume !(1 == ~main_clk_pos_edge~0); 299824#L660-1 assume !(1 == ~main_clk_pos_edge~0); 299821#L665-1 assume !(1 == ~main_clk_pos_edge~0); 299817#L670-1 assume !(1 == ~main_clk_pos_edge~0); 299813#L675-1 assume !(1 == ~main_in1_ev~0); 299784#L680-1 assume !(1 == ~main_in2_ev~0); 299735#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 299725#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 299717#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 299709#L700-1 assume !(1 == ~main_dbl_ev~0); 299704#L705-1 assume !(1 == ~main_zero_ev~0); 299678#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 299468#L715-1 assume !(1 == ~main_clk_pos_edge~0); 299463#L720-1 assume 1 == ~main_clk_neg_edge~0;~main_clk_neg_edge~0 := 2; 299461#L725-1 assume 0 == ~N_generate_st~0; 299454#L742-1 [2024-11-19 15:02:47,661 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:47,661 INFO L85 PathProgramCache]: Analyzing trace with hash 1243965239, now seen corresponding path program 1 times [2024-11-19 15:02:47,661 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:47,661 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [270253893] [2024-11-19 15:02:47,661 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:47,661 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:47,673 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:47,711 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:47,712 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:47,712 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [270253893] [2024-11-19 15:02:47,712 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [270253893] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:47,712 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:47,712 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:02:47,712 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1336032851] [2024-11-19 15:02:47,712 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:47,713 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:02:47,713 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:47,713 INFO L85 PathProgramCache]: Analyzing trace with hash -1332141836, now seen corresponding path program 1 times [2024-11-19 15:02:47,713 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:47,713 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [273041159] [2024-11-19 15:02:47,713 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:47,713 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:47,721 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:47,736 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:47,737 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:47,737 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [273041159] [2024-11-19 15:02:47,737 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [273041159] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:47,737 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:47,738 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2024-11-19 15:02:47,738 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1625817819] [2024-11-19 15:02:47,738 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:47,738 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:47,739 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:47,739 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:02:47,740 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:02:47,740 INFO L87 Difference]: Start difference. First operand 44288 states and 68290 transitions. cyclomatic complexity: 24066 Second operand has 4 states, 4 states have (on average 10.0) internal successors, (40), 4 states have internal predecessors, (40), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:48,263 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:48,263 INFO L93 Difference]: Finished difference Result 53275 states and 81140 transitions. [2024-11-19 15:02:48,263 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 53275 states and 81140 transitions. [2024-11-19 15:02:48,449 INFO L131 ngComponentsAnalysis]: Automaton has 96 accepting balls. 50818 [2024-11-19 15:02:48,772 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 53275 states to 53275 states and 81140 transitions. [2024-11-19 15:02:48,772 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 53275 [2024-11-19 15:02:48,795 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 53275 [2024-11-19 15:02:48,795 INFO L73 IsDeterministic]: Start isDeterministic. Operand 53275 states and 81140 transitions. [2024-11-19 15:02:48,823 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:48,823 INFO L218 hiAutomatonCegarLoop]: Abstraction has 53275 states and 81140 transitions. [2024-11-19 15:02:48,843 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 53275 states and 81140 transitions. [2024-11-19 15:02:49,269 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 53275 to 41741. [2024-11-19 15:02:49,304 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 41741 states, 41741 states have (on average 1.5255504180541912) internal successors, (63678), 41740 states have internal predecessors, (63678), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:49,374 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 41741 states to 41741 states and 63678 transitions. [2024-11-19 15:02:49,374 INFO L240 hiAutomatonCegarLoop]: Abstraction has 41741 states and 63678 transitions. [2024-11-19 15:02:49,375 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 5 states. [2024-11-19 15:02:49,375 INFO L425 stractBuchiCegarLoop]: Abstraction has 41741 states and 63678 transitions. [2024-11-19 15:02:49,375 INFO L332 stractBuchiCegarLoop]: ======== Iteration 15 ============ [2024-11-19 15:02:49,376 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 41741 states and 63678 transitions. [2024-11-19 15:02:49,500 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 39570 [2024-11-19 15:02:49,500 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:49,500 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:49,501 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:49,501 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:49,501 INFO L745 eck$LassoCheckResult]: Stem: 394150#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 394151#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 393960#L256 assume !(1 == ~main_in1_req_up~0); 393914#L256-2 assume !(1 == ~main_in2_req_up~0); 393916#L267-1 assume !(1 == ~main_sum_req_up~0); 393947#L278-1 assume !(1 == ~main_diff_req_up~0); 393895#L289-1 assume !(1 == ~main_pres_req_up~0); 393896#L300-1 assume !(1 == ~main_dbl_req_up~0); 394008#L311-1 assume !(1 == ~main_zero_req_up~0); 394443#L322-1 assume !(1 == ~main_clk_req_up~0); 394445#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 395260#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 393936#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 393937#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 394453#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 394454#L371-1 assume !(0 == ~main_in1_ev~0); 393986#L376-1 assume !(0 == ~main_in2_ev~0); 393987#L381-1 assume !(0 == ~main_sum_ev~0); 394159#L386-1 assume !(0 == ~main_diff_ev~0); 394160#L391-1 assume !(0 == ~main_pres_ev~0); 394315#L396-1 assume !(0 == ~main_dbl_ev~0); 394316#L401-1 assume !(0 == ~main_zero_ev~0); 401260#L406-1 assume !(0 == ~main_clk_ev~0); 401258#L411-1 assume !(0 == ~main_clk_pos_edge~0); 401259#L416-1 assume !(0 == ~main_clk_neg_edge~0); 401256#L421-1 assume !(1 == ~main_clk_pos_edge~0); 401257#L426-1 assume !(1 == ~main_clk_pos_edge~0); 401254#L431-1 assume !(1 == ~main_clk_pos_edge~0); 401255#L436-1 assume !(1 == ~main_clk_pos_edge~0); 401252#L441-1 assume !(1 == ~main_clk_pos_edge~0); 401253#L446-1 assume !(1 == ~main_in1_ev~0); 401249#L451-1 assume !(1 == ~main_in2_ev~0); 401250#L456-1 assume !(1 == ~main_sum_ev~0); 401245#L461-1 assume !(1 == ~main_diff_ev~0); 401246#L466-1 assume !(1 == ~main_pres_ev~0); 401241#L471-1 assume !(1 == ~main_dbl_ev~0); 401242#L476-1 assume !(1 == ~main_zero_ev~0); 401237#L481-1 assume !(1 == ~main_clk_ev~0); 401238#L486-1 assume !(1 == ~main_clk_pos_edge~0); 401185#L491-1 assume !(1 == ~main_clk_neg_edge~0); 401181#L742-1 [2024-11-19 15:02:49,502 INFO L747 eck$LassoCheckResult]: Loop: 401181#L742-1 assume !false; 401177#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 401068#L229 assume !false; 401064#L147 assume !(0 == ~N_generate_st~0); 401059#L151 assume !(0 == ~S1_addsub_st~0); 401057#L154 assume !(0 == ~S2_presdbl_st~0); 401055#L157 assume !(0 == ~S3_zero_st~0); 401052#L160 assume !(0 == ~D_print_st~0); 401050#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 401048#L509 assume !(1 == ~main_in1_req_up~0); 401044#L509-2 assume !(1 == ~main_in2_req_up~0); 401045#L520-1 assume !(1 == ~main_sum_req_up~0); 401357#L531-1 assume !(1 == ~main_diff_req_up~0); 401354#L542-1 assume !(1 == ~main_pres_req_up~0); 401349#L553-1 assume !(1 == ~main_dbl_req_up~0); 401340#L564-1 assume !(1 == ~main_zero_req_up~0); 401333#L575-1 assume !(1 == ~main_clk_req_up~0); 401334#L586-1 start_simulation_~kernel_st~0#1 := 3; 401405#L605 assume !(0 == ~main_in1_ev~0); 401398#L605-2 assume !(0 == ~main_in2_ev~0); 401396#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 401393#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 401390#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 401386#L625-1 assume !(0 == ~main_dbl_ev~0); 401382#L630-1 assume !(0 == ~main_zero_ev~0); 401381#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 401379#L640-1 assume !(0 == ~main_clk_pos_edge~0); 401377#L645-1 assume !(0 == ~main_clk_neg_edge~0); 401375#L650-1 assume !(1 == ~main_clk_pos_edge~0); 401373#L655-1 assume !(1 == ~main_clk_pos_edge~0); 401371#L660-1 assume !(1 == ~main_clk_pos_edge~0); 401369#L665-1 assume !(1 == ~main_clk_pos_edge~0); 401367#L670-1 assume !(1 == ~main_clk_pos_edge~0); 401365#L675-1 assume !(1 == ~main_in1_ev~0); 401364#L680-1 assume !(1 == ~main_in2_ev~0); 401363#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 401360#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 401356#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 401351#L700-1 assume !(1 == ~main_dbl_ev~0); 401346#L705-1 assume !(1 == ~main_zero_ev~0); 401338#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 401302#L715-1 assume !(1 == ~main_clk_pos_edge~0); 401266#L720-1 assume !(1 == ~main_clk_neg_edge~0); 401190#L725-1 assume 0 == ~N_generate_st~0; 401181#L742-1 [2024-11-19 15:02:49,502 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:49,502 INFO L85 PathProgramCache]: Analyzing trace with hash 222896887, now seen corresponding path program 3 times [2024-11-19 15:02:49,502 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:49,502 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1721843535] [2024-11-19 15:02:49,502 INFO L93 rtionOrderModulation]: Changing assertion order to OUTSIDE_LOOP_FIRST2 [2024-11-19 15:02:49,503 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:49,512 INFO L227 tOrderPrioritization]: Assert order OUTSIDE_LOOP_FIRST2 issued 1 check-sat command(s) [2024-11-19 15:02:49,513 INFO L228 tOrderPrioritization]: Conjunction of SSA is sat [2024-11-19 15:02:49,513 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:02:49,518 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:02:49,526 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:02:49,527 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:49,527 INFO L85 PathProgramCache]: Analyzing trace with hash 1374477620, now seen corresponding path program 1 times [2024-11-19 15:02:49,527 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:49,527 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1106151944] [2024-11-19 15:02:49,528 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:49,528 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:49,541 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:49,581 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:49,581 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:49,581 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1106151944] [2024-11-19 15:02:49,582 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1106151944] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:49,582 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:49,582 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2024-11-19 15:02:49,582 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [841344645] [2024-11-19 15:02:49,582 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:49,582 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:49,583 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:49,583 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:02:49,583 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:02:49,583 INFO L87 Difference]: Start difference. First operand 41741 states and 63678 transitions. cyclomatic complexity: 22001 Second operand has 3 states, 2 states have (on average 22.0) internal successors, (44), 3 states have internal predecessors, (44), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:49,790 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:49,790 INFO L93 Difference]: Finished difference Result 57643 states and 86947 transitions. [2024-11-19 15:02:49,791 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 57643 states and 86947 transitions. [2024-11-19 15:02:50,319 INFO L131 ngComponentsAnalysis]: Automaton has 72 accepting balls. 53732 [2024-11-19 15:02:50,418 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 57643 states to 57643 states and 86947 transitions. [2024-11-19 15:02:50,418 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 57643 [2024-11-19 15:02:50,441 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 57643 [2024-11-19 15:02:50,441 INFO L73 IsDeterministic]: Start isDeterministic. Operand 57643 states and 86947 transitions. [2024-11-19 15:02:50,464 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:50,464 INFO L218 hiAutomatonCegarLoop]: Abstraction has 57643 states and 86947 transitions. [2024-11-19 15:02:50,481 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 57643 states and 86947 transitions. [2024-11-19 15:02:51,229 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 57643 to 57643. [2024-11-19 15:02:51,289 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 57643 states, 57643 states have (on average 1.5083704873098207) internal successors, (86947), 57642 states have internal predecessors, (86947), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:51,381 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 57643 states to 57643 states and 86947 transitions. [2024-11-19 15:02:51,381 INFO L240 hiAutomatonCegarLoop]: Abstraction has 57643 states and 86947 transitions. [2024-11-19 15:02:51,382 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:02:51,382 INFO L425 stractBuchiCegarLoop]: Abstraction has 57643 states and 86947 transitions. [2024-11-19 15:02:51,382 INFO L332 stractBuchiCegarLoop]: ======== Iteration 16 ============ [2024-11-19 15:02:51,382 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 57643 states and 86947 transitions. [2024-11-19 15:02:51,507 INFO L131 ngComponentsAnalysis]: Automaton has 72 accepting balls. 53732 [2024-11-19 15:02:51,507 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:51,507 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:51,508 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:51,508 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:51,508 INFO L745 eck$LassoCheckResult]: Stem: 493538#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 493539#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 493352#L256 assume !(1 == ~main_in1_req_up~0); 493304#L256-2 assume !(1 == ~main_in2_req_up~0); 493306#L267-1 assume !(1 == ~main_sum_req_up~0); 493339#L278-1 assume !(1 == ~main_diff_req_up~0); 496626#L289-1 assume !(1 == ~main_pres_req_up~0); 493741#L300-1 assume !(1 == ~main_dbl_req_up~0); 493742#L311-1 assume !(1 == ~main_zero_req_up~0); 497327#L322-1 assume !(1 == ~main_clk_req_up~0); 497328#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 497401#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 497400#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 497399#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 497398#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 497397#L371-1 assume !(0 == ~main_in1_ev~0); 497396#L376-1 assume !(0 == ~main_in2_ev~0); 497395#L381-1 assume !(0 == ~main_sum_ev~0); 497394#L386-1 assume !(0 == ~main_diff_ev~0); 497393#L391-1 assume !(0 == ~main_pres_ev~0); 497392#L396-1 assume !(0 == ~main_dbl_ev~0); 497391#L401-1 assume !(0 == ~main_zero_ev~0); 497390#L406-1 assume !(0 == ~main_clk_ev~0); 497388#L411-1 assume !(0 == ~main_clk_pos_edge~0); 497389#L416-1 assume !(0 == ~main_clk_neg_edge~0); 502737#L421-1 assume !(1 == ~main_clk_pos_edge~0); 502736#L426-1 assume !(1 == ~main_clk_pos_edge~0); 502735#L431-1 assume !(1 == ~main_clk_pos_edge~0); 502734#L436-1 assume !(1 == ~main_clk_pos_edge~0); 502733#L441-1 assume !(1 == ~main_clk_pos_edge~0); 502732#L446-1 assume !(1 == ~main_in1_ev~0); 502731#L451-1 assume !(1 == ~main_in2_ev~0); 502730#L456-1 assume !(1 == ~main_sum_ev~0); 502729#L461-1 assume !(1 == ~main_diff_ev~0); 502728#L466-1 assume !(1 == ~main_pres_ev~0); 502727#L471-1 assume !(1 == ~main_dbl_ev~0); 502724#L476-1 assume !(1 == ~main_zero_ev~0); 502722#L481-1 assume !(1 == ~main_clk_ev~0); 502720#L486-1 assume !(1 == ~main_clk_pos_edge~0); 497233#L491-1 assume !(1 == ~main_clk_neg_edge~0); 497234#L742-1 [2024-11-19 15:02:51,508 INFO L747 eck$LassoCheckResult]: Loop: 497234#L742-1 assume !false; 497225#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 497222#L229 assume !false; 497216#L147 assume !(0 == ~N_generate_st~0); 496376#L151 assume !(0 == ~S1_addsub_st~0); 497210#L154 assume !(0 == ~S2_presdbl_st~0); 497211#L157 assume !(0 == ~S3_zero_st~0); 497202#L160 assume !(0 == ~D_print_st~0); 497203#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 497197#L509 assume !(1 == ~main_in1_req_up~0); 497198#L509-2 assume !(1 == ~main_in2_req_up~0); 497189#L520-1 assume !(1 == ~main_sum_req_up~0); 497188#L531-1 assume !(1 == ~main_diff_req_up~0); 497174#L542-1 assume !(1 == ~main_pres_req_up~0); 497173#L553-1 assume !(1 == ~main_dbl_req_up~0); 497164#L564-1 assume !(1 == ~main_zero_req_up~0); 497159#L575-1 assume !(1 == ~main_clk_req_up~0); 497160#L586-1 start_simulation_~kernel_st~0#1 := 3; 497351#L605 assume !(0 == ~main_in1_ev~0); 497349#L605-2 assume !(0 == ~main_in2_ev~0); 497347#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 497345#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 497343#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 497341#L625-1 assume !(0 == ~main_dbl_ev~0); 497339#L630-1 assume !(0 == ~main_zero_ev~0); 497337#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 497335#L640-1 assume !(0 == ~main_clk_pos_edge~0); 497333#L645-1 assume !(0 == ~main_clk_neg_edge~0); 497302#L650-1 assume !(1 == ~main_clk_pos_edge~0); 497300#L655-1 assume !(1 == ~main_clk_pos_edge~0); 497298#L660-1 assume !(1 == ~main_clk_pos_edge~0); 497296#L665-1 assume !(1 == ~main_clk_pos_edge~0); 497294#L670-1 assume !(1 == ~main_clk_pos_edge~0); 497291#L675-1 assume !(1 == ~main_in1_ev~0); 497292#L680-1 assume !(1 == ~main_in2_ev~0); 497285#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 497286#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 502746#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 502745#L700-1 assume !(1 == ~main_dbl_ev~0); 502744#L705-1 assume !(1 == ~main_zero_ev~0); 502743#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 502742#L715-1 assume !(1 == ~main_clk_pos_edge~0); 502741#L720-1 assume !(1 == ~main_clk_neg_edge~0); 502740#L725-1 assume !(0 == ~N_generate_st~0); 497238#L733 assume 0 == ~S1_addsub_st~0; 497234#L742-1 [2024-11-19 15:02:51,508 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:51,509 INFO L85 PathProgramCache]: Analyzing trace with hash 222896887, now seen corresponding path program 4 times [2024-11-19 15:02:51,509 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:51,509 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1056122038] [2024-11-19 15:02:51,509 INFO L93 rtionOrderModulation]: Changing assertion order to TERMS_WITH_SMALL_CONSTANTS_FIRST [2024-11-19 15:02:51,509 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:51,520 INFO L227 tOrderPrioritization]: Assert order TERMS_WITH_SMALL_CONSTANTS_FIRST issued 0 check-sat command(s) [2024-11-19 15:02:51,520 INFO L228 tOrderPrioritization]: Conjunction of SSA is sat [2024-11-19 15:02:51,520 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:02:51,528 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:02:51,540 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:02:51,542 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:51,542 INFO L85 PathProgramCache]: Analyzing trace with hash -340865996, now seen corresponding path program 1 times [2024-11-19 15:02:51,542 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:51,542 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1304595533] [2024-11-19 15:02:51,542 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:51,542 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:51,548 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:51,565 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:51,565 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:51,565 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1304595533] [2024-11-19 15:02:51,565 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1304595533] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:51,565 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:51,566 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2024-11-19 15:02:51,566 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1300723758] [2024-11-19 15:02:51,566 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:51,566 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:51,566 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:51,566 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:02:51,567 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:02:51,567 INFO L87 Difference]: Start difference. First operand 57643 states and 86947 transitions. cyclomatic complexity: 29376 Second operand has 3 states, 2 states have (on average 22.5) internal successors, (45), 3 states have internal predecessors, (45), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:51,816 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:51,817 INFO L93 Difference]: Finished difference Result 86850 states and 129727 transitions. [2024-11-19 15:02:51,817 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 86850 states and 129727 transitions. [2024-11-19 15:02:52,612 INFO L131 ngComponentsAnalysis]: Automaton has 96 accepting balls. 79456 [2024-11-19 15:02:52,821 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 86850 states to 86850 states and 129727 transitions. [2024-11-19 15:02:52,822 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 86850 [2024-11-19 15:02:52,874 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 86850 [2024-11-19 15:02:52,875 INFO L73 IsDeterministic]: Start isDeterministic. Operand 86850 states and 129727 transitions. [2024-11-19 15:02:52,923 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:52,923 INFO L218 hiAutomatonCegarLoop]: Abstraction has 86850 states and 129727 transitions. [2024-11-19 15:02:52,963 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 86850 states and 129727 transitions. [2024-11-19 15:02:53,749 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 86850 to 86850. [2024-11-19 15:02:53,820 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 86850 states, 86850 states have (on average 1.4936902705814623) internal successors, (129727), 86849 states have internal predecessors, (129727), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:53,963 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 86850 states to 86850 states and 129727 transitions. [2024-11-19 15:02:53,963 INFO L240 hiAutomatonCegarLoop]: Abstraction has 86850 states and 129727 transitions. [2024-11-19 15:02:53,964 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:02:53,964 INFO L425 stractBuchiCegarLoop]: Abstraction has 86850 states and 129727 transitions. [2024-11-19 15:02:53,964 INFO L332 stractBuchiCegarLoop]: ======== Iteration 17 ============ [2024-11-19 15:02:53,964 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 86850 states and 129727 transitions. [2024-11-19 15:02:54,212 INFO L131 ngComponentsAnalysis]: Automaton has 96 accepting balls. 79456 [2024-11-19 15:02:54,212 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:54,212 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:54,213 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:54,213 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:54,213 INFO L745 eck$LassoCheckResult]: Stem: 638035#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 638036#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 637852#L256 assume !(1 == ~main_in1_req_up~0); 637803#L256-2 assume !(1 == ~main_in2_req_up~0); 637805#L267-1 assume !(1 == ~main_sum_req_up~0); 638292#L278-1 assume !(1 == ~main_diff_req_up~0); 637951#L289-1 assume !(1 == ~main_pres_req_up~0); 638231#L300-1 assume !(1 == ~main_dbl_req_up~0); 638232#L311-1 assume !(1 == ~main_zero_req_up~0); 648287#L322-1 assume !(1 == ~main_clk_req_up~0); 648283#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 648284#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 648400#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 648398#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 648396#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 648394#L371-1 assume !(0 == ~main_in1_ev~0); 648392#L376-1 assume !(0 == ~main_in2_ev~0); 648390#L381-1 assume !(0 == ~main_sum_ev~0); 648388#L386-1 assume !(0 == ~main_diff_ev~0); 648386#L391-1 assume !(0 == ~main_pres_ev~0); 648384#L396-1 assume !(0 == ~main_dbl_ev~0); 648382#L401-1 assume !(0 == ~main_zero_ev~0); 648380#L406-1 assume !(0 == ~main_clk_ev~0); 648378#L411-1 assume !(0 == ~main_clk_pos_edge~0); 648376#L416-1 assume !(0 == ~main_clk_neg_edge~0); 648374#L421-1 assume !(1 == ~main_clk_pos_edge~0); 648372#L426-1 assume !(1 == ~main_clk_pos_edge~0); 648370#L431-1 assume !(1 == ~main_clk_pos_edge~0); 648368#L436-1 assume !(1 == ~main_clk_pos_edge~0); 648366#L441-1 assume !(1 == ~main_clk_pos_edge~0); 648364#L446-1 assume !(1 == ~main_in1_ev~0); 648362#L451-1 assume !(1 == ~main_in2_ev~0); 648360#L456-1 assume !(1 == ~main_sum_ev~0); 648358#L461-1 assume !(1 == ~main_diff_ev~0); 648354#L466-1 assume !(1 == ~main_pres_ev~0); 648352#L471-1 assume !(1 == ~main_dbl_ev~0); 648349#L476-1 assume !(1 == ~main_zero_ev~0); 648346#L481-1 assume !(1 == ~main_clk_ev~0); 648333#L486-1 assume !(1 == ~main_clk_pos_edge~0); 648334#L491-1 assume !(1 == ~main_clk_neg_edge~0); 645702#L742-1 [2024-11-19 15:02:54,213 INFO L747 eck$LassoCheckResult]: Loop: 645702#L742-1 assume !false; 648321#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 648299#L229 assume !false; 648300#L147 assume !(0 == ~N_generate_st~0); 646253#L151 assume !(0 == ~S1_addsub_st~0); 646252#L154 assume !(0 == ~S2_presdbl_st~0); 646251#L157 assume !(0 == ~S3_zero_st~0); 646249#L160 assume !(0 == ~D_print_st~0); 646248#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 646247#L509 assume !(1 == ~main_in1_req_up~0); 646245#L509-2 assume !(1 == ~main_in2_req_up~0); 646143#L520-1 assume !(1 == ~main_sum_req_up~0); 646131#L531-1 assume !(1 == ~main_diff_req_up~0); 645979#L542-1 assume !(1 == ~main_pres_req_up~0); 645975#L553-1 assume !(1 == ~main_dbl_req_up~0); 645972#L564-1 assume !(1 == ~main_zero_req_up~0); 645821#L575-1 assume !(1 == ~main_clk_req_up~0); 645818#L586-1 start_simulation_~kernel_st~0#1 := 3; 645816#L605 assume !(0 == ~main_in1_ev~0); 645814#L605-2 assume !(0 == ~main_in2_ev~0); 645812#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 645810#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 645808#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 645806#L625-1 assume !(0 == ~main_dbl_ev~0); 645804#L630-1 assume !(0 == ~main_zero_ev~0); 645802#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 645800#L640-1 assume !(0 == ~main_clk_pos_edge~0); 645798#L645-1 assume !(0 == ~main_clk_neg_edge~0); 645796#L650-1 assume !(1 == ~main_clk_pos_edge~0); 645794#L655-1 assume !(1 == ~main_clk_pos_edge~0); 645792#L660-1 assume !(1 == ~main_clk_pos_edge~0); 645790#L665-1 assume !(1 == ~main_clk_pos_edge~0); 645788#L670-1 assume !(1 == ~main_clk_pos_edge~0); 645786#L675-1 assume !(1 == ~main_in1_ev~0); 645784#L680-1 assume !(1 == ~main_in2_ev~0); 645782#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 645779#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 645777#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 645775#L700-1 assume !(1 == ~main_dbl_ev~0); 645773#L705-1 assume !(1 == ~main_zero_ev~0); 645771#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 645769#L715-1 assume !(1 == ~main_clk_pos_edge~0); 645767#L720-1 assume !(1 == ~main_clk_neg_edge~0); 645765#L725-1 assume !(0 == ~N_generate_st~0); 645763#L733 assume !(0 == ~S1_addsub_st~0); 645761#L736 assume 0 == ~S2_presdbl_st~0; 645702#L742-1 [2024-11-19 15:02:54,214 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:54,214 INFO L85 PathProgramCache]: Analyzing trace with hash 222896887, now seen corresponding path program 5 times [2024-11-19 15:02:54,214 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:54,214 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1014670177] [2024-11-19 15:02:54,214 INFO L93 rtionOrderModulation]: Changing assertion order to INSIDE_LOOP_FIRST1 [2024-11-19 15:02:54,214 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:54,223 INFO L227 tOrderPrioritization]: Assert order INSIDE_LOOP_FIRST1 issued 1 check-sat command(s) [2024-11-19 15:02:54,224 INFO L228 tOrderPrioritization]: Conjunction of SSA is sat [2024-11-19 15:02:54,224 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:02:54,230 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:02:54,238 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:02:54,239 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:54,239 INFO L85 PathProgramCache]: Analyzing trace with hash -1976910535, now seen corresponding path program 1 times [2024-11-19 15:02:54,239 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:54,239 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [547707897] [2024-11-19 15:02:54,239 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:54,240 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:54,245 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:54,262 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:54,262 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:54,263 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [547707897] [2024-11-19 15:02:54,263 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [547707897] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:54,263 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:54,263 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2024-11-19 15:02:54,263 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1586412753] [2024-11-19 15:02:54,263 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:54,264 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:54,264 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:54,264 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:02:54,264 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:02:54,265 INFO L87 Difference]: Start difference. First operand 86850 states and 129727 transitions. cyclomatic complexity: 42973 Second operand has 3 states, 2 states have (on average 23.0) internal successors, (46), 3 states have internal predecessors, (46), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:54,582 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:54,583 INFO L93 Difference]: Finished difference Result 91777 states and 136566 transitions. [2024-11-19 15:02:54,583 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 91777 states and 136566 transitions. [2024-11-19 15:02:55,601 INFO L131 ngComponentsAnalysis]: Automaton has 96 accepting balls. 84178 [2024-11-19 15:02:55,756 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 91777 states to 91777 states and 136566 transitions. [2024-11-19 15:02:55,757 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 91777 [2024-11-19 15:02:55,811 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 91777 [2024-11-19 15:02:55,811 INFO L73 IsDeterministic]: Start isDeterministic. Operand 91777 states and 136566 transitions. [2024-11-19 15:02:55,848 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:55,848 INFO L218 hiAutomatonCegarLoop]: Abstraction has 91777 states and 136566 transitions. [2024-11-19 15:02:55,892 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 91777 states and 136566 transitions. [2024-11-19 15:02:56,781 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 91777 to 91777. [2024-11-19 15:02:56,853 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 91777 states, 91777 states have (on average 1.4880198742604356) internal successors, (136566), 91776 states have internal predecessors, (136566), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:56,978 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 91777 states to 91777 states and 136566 transitions. [2024-11-19 15:02:56,978 INFO L240 hiAutomatonCegarLoop]: Abstraction has 91777 states and 136566 transitions. [2024-11-19 15:02:56,978 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:02:56,979 INFO L425 stractBuchiCegarLoop]: Abstraction has 91777 states and 136566 transitions. [2024-11-19 15:02:56,979 INFO L332 stractBuchiCegarLoop]: ======== Iteration 18 ============ [2024-11-19 15:02:56,979 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 91777 states and 136566 transitions. [2024-11-19 15:02:57,202 INFO L131 ngComponentsAnalysis]: Automaton has 96 accepting balls. 84178 [2024-11-19 15:02:57,202 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:02:57,202 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:02:57,202 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:57,203 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:02:57,203 INFO L745 eck$LassoCheckResult]: Stem: 816675#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 816676#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 816484#L256 assume !(1 == ~main_in1_req_up~0); 816436#L256-2 assume !(1 == ~main_in2_req_up~0); 816438#L267-1 assume !(1 == ~main_sum_req_up~0); 816471#L278-1 assume !(1 == ~main_diff_req_up~0); 816417#L289-1 assume !(1 == ~main_pres_req_up~0); 816418#L300-1 assume !(1 == ~main_dbl_req_up~0); 819934#L311-1 assume !(1 == ~main_zero_req_up~0); 819929#L322-1 assume !(1 == ~main_clk_req_up~0); 819925#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 819926#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 826652#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 826677#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 826676#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 826675#L371-1 assume !(0 == ~main_in1_ev~0); 826674#L376-1 assume !(0 == ~main_in2_ev~0); 826673#L381-1 assume !(0 == ~main_sum_ev~0); 826672#L386-1 assume !(0 == ~main_diff_ev~0); 826671#L391-1 assume !(0 == ~main_pres_ev~0); 826670#L396-1 assume !(0 == ~main_dbl_ev~0); 826669#L401-1 assume !(0 == ~main_zero_ev~0); 826668#L406-1 assume !(0 == ~main_clk_ev~0); 826667#L411-1 assume !(0 == ~main_clk_pos_edge~0); 826666#L416-1 assume !(0 == ~main_clk_neg_edge~0); 826665#L421-1 assume !(1 == ~main_clk_pos_edge~0); 826664#L426-1 assume !(1 == ~main_clk_pos_edge~0); 826663#L431-1 assume !(1 == ~main_clk_pos_edge~0); 826662#L436-1 assume !(1 == ~main_clk_pos_edge~0); 826661#L441-1 assume !(1 == ~main_clk_pos_edge~0); 826660#L446-1 assume !(1 == ~main_in1_ev~0); 826659#L451-1 assume !(1 == ~main_in2_ev~0); 826658#L456-1 assume !(1 == ~main_sum_ev~0); 826657#L461-1 assume !(1 == ~main_diff_ev~0); 826656#L466-1 assume !(1 == ~main_pres_ev~0); 826653#L471-1 assume !(1 == ~main_dbl_ev~0); 826648#L476-1 assume !(1 == ~main_zero_ev~0); 826642#L481-1 assume !(1 == ~main_clk_ev~0); 826637#L486-1 assume !(1 == ~main_clk_pos_edge~0); 826565#L491-1 assume !(1 == ~main_clk_neg_edge~0); 826555#L742-1 [2024-11-19 15:02:57,203 INFO L747 eck$LassoCheckResult]: Loop: 826555#L742-1 assume !false; 826556#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 826269#L229 assume !false; 826270#L147 assume !(0 == ~N_generate_st~0); 819809#L151 assume !(0 == ~S1_addsub_st~0); 825299#L154 assume !(0 == ~S2_presdbl_st~0); 825298#L157 assume !(0 == ~S3_zero_st~0); 825296#L160 assume !(0 == ~D_print_st~0); 825295#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 825294#L509 assume !(1 == ~main_in1_req_up~0); 825292#L509-2 assume !(1 == ~main_in2_req_up~0); 825293#L520-1 assume !(1 == ~main_sum_req_up~0); 826649#L531-1 assume !(1 == ~main_diff_req_up~0); 826645#L542-1 assume !(1 == ~main_pres_req_up~0); 826639#L553-1 assume !(1 == ~main_dbl_req_up~0); 826633#L564-1 assume !(1 == ~main_zero_req_up~0); 826629#L575-1 assume !(1 == ~main_clk_req_up~0); 826626#L586-1 start_simulation_~kernel_st~0#1 := 3; 826624#L605 assume !(0 == ~main_in1_ev~0); 826622#L605-2 assume !(0 == ~main_in2_ev~0); 826620#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 826618#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 826616#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 826614#L625-1 assume !(0 == ~main_dbl_ev~0); 826612#L630-1 assume !(0 == ~main_zero_ev~0); 826610#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 826608#L640-1 assume !(0 == ~main_clk_pos_edge~0); 826606#L645-1 assume !(0 == ~main_clk_neg_edge~0); 826604#L650-1 assume !(1 == ~main_clk_pos_edge~0); 826602#L655-1 assume !(1 == ~main_clk_pos_edge~0); 826600#L660-1 assume !(1 == ~main_clk_pos_edge~0); 826598#L665-1 assume !(1 == ~main_clk_pos_edge~0); 826596#L670-1 assume !(1 == ~main_clk_pos_edge~0); 826594#L675-1 assume !(1 == ~main_in1_ev~0); 826592#L680-1 assume !(1 == ~main_in2_ev~0); 826590#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 826588#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 826586#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 826584#L700-1 assume !(1 == ~main_dbl_ev~0); 826582#L705-1 assume !(1 == ~main_zero_ev~0); 826580#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 826576#L715-1 assume !(1 == ~main_clk_pos_edge~0); 826573#L720-1 assume !(1 == ~main_clk_neg_edge~0); 826572#L725-1 assume !(0 == ~N_generate_st~0); 826571#L733 assume !(0 == ~S1_addsub_st~0); 826570#L736 assume !(0 == ~S2_presdbl_st~0); 826566#L739 assume 0 == ~S3_zero_st~0; 826555#L742-1 [2024-11-19 15:02:57,203 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:57,204 INFO L85 PathProgramCache]: Analyzing trace with hash 222896887, now seen corresponding path program 6 times [2024-11-19 15:02:57,204 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:57,204 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [427987632] [2024-11-19 15:02:57,204 INFO L93 rtionOrderModulation]: Changing assertion order to MIX_INSIDE_OUTSIDE [2024-11-19 15:02:57,204 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:57,215 INFO L227 tOrderPrioritization]: Assert order MIX_INSIDE_OUTSIDE issued 1 check-sat command(s) [2024-11-19 15:02:57,215 INFO L228 tOrderPrioritization]: Conjunction of SSA is sat [2024-11-19 15:02:57,215 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:02:57,222 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:02:57,231 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:02:57,232 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:02:57,232 INFO L85 PathProgramCache]: Analyzing trace with hash -1154683687, now seen corresponding path program 1 times [2024-11-19 15:02:57,232 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:02:57,232 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1913788738] [2024-11-19 15:02:57,232 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:02:57,232 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:02:57,238 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:02:57,267 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:02:57,267 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:02:57,268 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1913788738] [2024-11-19 15:02:57,268 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1913788738] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:02:57,268 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:02:57,268 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2024-11-19 15:02:57,268 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1416989466] [2024-11-19 15:02:57,268 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:02:57,268 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:02:57,268 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:02:57,269 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:02:57,269 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:02:57,269 INFO L87 Difference]: Start difference. First operand 91777 states and 136566 transitions. cyclomatic complexity: 44885 Second operand has 3 states, 2 states have (on average 23.5) internal successors, (47), 3 states have internal predecessors, (47), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:02:57,674 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:02:57,675 INFO L93 Difference]: Finished difference Result 147978 states and 218783 transitions. [2024-11-19 15:02:57,675 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 147978 states and 218783 transitions. [2024-11-19 15:02:58,789 INFO L131 ngComponentsAnalysis]: Automaton has 144 accepting balls. 133258 [2024-11-19 15:02:59,109 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 147978 states to 147978 states and 218783 transitions. [2024-11-19 15:02:59,109 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 147978 [2024-11-19 15:02:59,198 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 147978 [2024-11-19 15:02:59,198 INFO L73 IsDeterministic]: Start isDeterministic. Operand 147978 states and 218783 transitions. [2024-11-19 15:02:59,270 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:02:59,270 INFO L218 hiAutomatonCegarLoop]: Abstraction has 147978 states and 218783 transitions. [2024-11-19 15:02:59,339 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 147978 states and 218783 transitions. [2024-11-19 15:03:01,154 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 147978 to 147978. [2024-11-19 15:03:01,853 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 147978 states, 147978 states have (on average 1.4784832880563328) internal successors, (218783), 147977 states have internal predecessors, (218783), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:02,141 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 147978 states to 147978 states and 218783 transitions. [2024-11-19 15:03:02,142 INFO L240 hiAutomatonCegarLoop]: Abstraction has 147978 states and 218783 transitions. [2024-11-19 15:03:02,142 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:03:02,142 INFO L425 stractBuchiCegarLoop]: Abstraction has 147978 states and 218783 transitions. [2024-11-19 15:03:02,143 INFO L332 stractBuchiCegarLoop]: ======== Iteration 19 ============ [2024-11-19 15:03:02,143 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 147978 states and 218783 transitions. [2024-11-19 15:03:02,500 INFO L131 ngComponentsAnalysis]: Automaton has 144 accepting balls. 133258 [2024-11-19 15:03:02,500 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:03:02,500 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:03:02,500 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:02,500 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:02,501 INFO L745 eck$LassoCheckResult]: Stem: 1056434#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 1056435#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 1056243#L256 assume !(1 == ~main_in1_req_up~0); 1056196#L256-2 assume !(1 == ~main_in2_req_up~0); 1056198#L267-1 assume !(1 == ~main_sum_req_up~0); 1056230#L278-1 assume !(1 == ~main_diff_req_up~0); 1056178#L289-1 assume !(1 == ~main_pres_req_up~0); 1056179#L300-1 assume !(1 == ~main_dbl_req_up~0); 1069168#L311-1 assume !(1 == ~main_zero_req_up~0); 1069169#L322-1 assume !(1 == ~main_clk_req_up~0); 1070094#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 1070348#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 1071478#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 1071476#L361-1 assume !(1 == ~S3_zero_i~0);~S3_zero_st~0 := 2; 1071477#L366-1 assume !(1 == ~D_print_i~0);~D_print_st~0 := 2; 1071746#L371-1 assume !(0 == ~main_in1_ev~0); 1071745#L376-1 assume !(0 == ~main_in2_ev~0); 1071744#L381-1 assume !(0 == ~main_sum_ev~0); 1071743#L386-1 assume !(0 == ~main_diff_ev~0); 1071742#L391-1 assume !(0 == ~main_pres_ev~0); 1071741#L396-1 assume !(0 == ~main_dbl_ev~0); 1071740#L401-1 assume !(0 == ~main_zero_ev~0); 1071739#L406-1 assume !(0 == ~main_clk_ev~0); 1071738#L411-1 assume !(0 == ~main_clk_pos_edge~0); 1071737#L416-1 assume !(0 == ~main_clk_neg_edge~0); 1071736#L421-1 assume !(1 == ~main_clk_pos_edge~0); 1071735#L426-1 assume !(1 == ~main_clk_pos_edge~0); 1071733#L431-1 assume !(1 == ~main_clk_pos_edge~0); 1071731#L436-1 assume !(1 == ~main_clk_pos_edge~0); 1071729#L441-1 assume !(1 == ~main_clk_pos_edge~0); 1071727#L446-1 assume !(1 == ~main_in1_ev~0); 1071725#L451-1 assume !(1 == ~main_in2_ev~0); 1071723#L456-1 assume !(1 == ~main_sum_ev~0); 1071721#L461-1 assume !(1 == ~main_diff_ev~0); 1071719#L466-1 assume !(1 == ~main_pres_ev~0); 1071717#L471-1 assume !(1 == ~main_dbl_ev~0); 1071715#L476-1 assume !(1 == ~main_zero_ev~0); 1071713#L481-1 assume !(1 == ~main_clk_ev~0); 1071695#L486-1 assume !(1 == ~main_clk_pos_edge~0); 1071696#L491-1 assume !(1 == ~main_clk_neg_edge~0); 1071708#L742-1 [2024-11-19 15:03:02,501 INFO L747 eck$LassoCheckResult]: Loop: 1071708#L742-1 assume !false; 1071707#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 1070729#L229 assume !false; 1070730#L147 assume !(0 == ~N_generate_st~0); 1069172#L151 assume !(0 == ~S1_addsub_st~0); 1069173#L154 assume !(0 == ~S2_presdbl_st~0); 1069090#L157 assume !(0 == ~S3_zero_st~0); 1069091#L160 assume !(0 == ~D_print_st~0); 1069084#eval_returnLabel#1 havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;assume { :end_inline_eval } true;start_simulation_~kernel_st~0#1 := 2; 1069085#L509 assume !(1 == ~main_in1_req_up~0); 1069075#L509-2 assume !(1 == ~main_in2_req_up~0); 1069074#L520-1 assume !(1 == ~main_sum_req_up~0); 1073602#L531-1 assume !(1 == ~main_diff_req_up~0); 1069050#L542-1 assume !(1 == ~main_pres_req_up~0); 1069039#L553-1 assume !(1 == ~main_dbl_req_up~0); 1069038#L564-1 assume !(1 == ~main_zero_req_up~0); 1070024#L575-1 assume !(1 == ~main_clk_req_up~0); 1070025#L586-1 start_simulation_~kernel_st~0#1 := 3; 1071683#L605 assume !(0 == ~main_in1_ev~0); 1071684#L605-2 assume !(0 == ~main_in2_ev~0); 1071679#L610-1 assume 0 == ~main_sum_ev~0;~main_sum_ev~0 := 1; 1071680#L615-1 assume 0 == ~main_diff_ev~0;~main_diff_ev~0 := 1; 1071675#L620-1 assume 0 == ~main_pres_ev~0;~main_pres_ev~0 := 1; 1071676#L625-1 assume !(0 == ~main_dbl_ev~0); 1071668#L630-1 assume !(0 == ~main_zero_ev~0); 1071669#L635-1 assume 0 == ~main_clk_ev~0;~main_clk_ev~0 := 1; 1071660#L640-1 assume !(0 == ~main_clk_pos_edge~0); 1071661#L645-1 assume !(0 == ~main_clk_neg_edge~0); 1071654#L650-1 assume !(1 == ~main_clk_pos_edge~0); 1071655#L655-1 assume !(1 == ~main_clk_pos_edge~0); 1071647#L660-1 assume !(1 == ~main_clk_pos_edge~0); 1071648#L665-1 assume !(1 == ~main_clk_pos_edge~0); 1071639#L670-1 assume !(1 == ~main_clk_pos_edge~0); 1071640#L675-1 assume !(1 == ~main_in1_ev~0); 1071630#L680-1 assume !(1 == ~main_in2_ev~0); 1071631#L685-1 assume 1 == ~main_sum_ev~0;~main_sum_ev~0 := 2; 1071622#L690-1 assume 1 == ~main_diff_ev~0;~main_diff_ev~0 := 2; 1071623#L695-1 assume 1 == ~main_pres_ev~0;~main_pres_ev~0 := 2; 1071614#L700-1 assume !(1 == ~main_dbl_ev~0); 1071615#L705-1 assume !(1 == ~main_zero_ev~0); 1071606#L710-1 assume 1 == ~main_clk_ev~0;~main_clk_ev~0 := 2; 1071607#L715-1 assume !(1 == ~main_clk_pos_edge~0); 1071571#L720-1 assume !(1 == ~main_clk_neg_edge~0); 1071572#L725-1 assume !(0 == ~N_generate_st~0); 1071549#L733 assume !(0 == ~S1_addsub_st~0); 1071550#L736 assume !(0 == ~S2_presdbl_st~0); 1071538#L739 assume !(0 == ~S3_zero_st~0); 1071539#L742 assume 0 == ~D_print_st~0; 1071708#L742-1 [2024-11-19 15:03:02,502 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:02,502 INFO L85 PathProgramCache]: Analyzing trace with hash 222896887, now seen corresponding path program 7 times [2024-11-19 15:03:02,502 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:02,502 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1991174885] [2024-11-19 15:03:02,502 INFO L93 rtionOrderModulation]: Changing assertion order to NOT_INCREMENTALLY [2024-11-19 15:03:02,502 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:02,510 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:02,510 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:03:02,514 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:02,519 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:03:02,520 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:02,520 INFO L85 PathProgramCache]: Analyzing trace with hash -1435455170, now seen corresponding path program 1 times [2024-11-19 15:03:02,520 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:02,520 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1591382708] [2024-11-19 15:03:02,520 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:03:02,521 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:02,525 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:03:02,538 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:03:02,538 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:03:02,538 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1591382708] [2024-11-19 15:03:02,539 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1591382708] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:03:02,539 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:03:02,539 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [2] imperfect sequences [] total 2 [2024-11-19 15:03:02,539 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [854395802] [2024-11-19 15:03:02,539 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:03:02,540 INFO L762 eck$LassoCheckResult]: loop already infeasible [2024-11-19 15:03:02,540 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:03:02,541 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 3 interpolants. [2024-11-19 15:03:02,541 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=3, Invalid=3, Unknown=0, NotChecked=0, Total=6 [2024-11-19 15:03:02,541 INFO L87 Difference]: Start difference. First operand 147978 states and 218783 transitions. cyclomatic complexity: 70949 Second operand has 3 states, 2 states have (on average 24.0) internal successors, (48), 3 states have internal predecessors, (48), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:03,959 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:03:03,959 INFO L93 Difference]: Finished difference Result 253411 states and 370695 transitions. [2024-11-19 15:03:03,959 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 253411 states and 370695 transitions. [2024-11-19 15:03:04,928 INFO L131 ngComponentsAnalysis]: Automaton has 224 accepting balls. 219346 [2024-11-19 15:03:06,222 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 253411 states to 253411 states and 370695 transitions. [2024-11-19 15:03:06,222 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 253411 [2024-11-19 15:03:06,331 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 253411 [2024-11-19 15:03:06,331 INFO L73 IsDeterministic]: Start isDeterministic. Operand 253411 states and 370695 transitions. [2024-11-19 15:03:06,447 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:03:06,447 INFO L218 hiAutomatonCegarLoop]: Abstraction has 253411 states and 370695 transitions. [2024-11-19 15:03:06,541 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 253411 states and 370695 transitions. [2024-11-19 15:03:09,413 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 253411 to 253411. [2024-11-19 15:03:09,681 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 253411 states, 253411 states have (on average 1.4628212666379912) internal successors, (370695), 253410 states have internal predecessors, (370695), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:10,225 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 253411 states to 253411 states and 370695 transitions. [2024-11-19 15:03:10,226 INFO L240 hiAutomatonCegarLoop]: Abstraction has 253411 states and 370695 transitions. [2024-11-19 15:03:10,226 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 3 states. [2024-11-19 15:03:10,226 INFO L425 stractBuchiCegarLoop]: Abstraction has 253411 states and 370695 transitions. [2024-11-19 15:03:10,226 INFO L332 stractBuchiCegarLoop]: ======== Iteration 20 ============ [2024-11-19 15:03:10,226 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 253411 states and 370695 transitions. [2024-11-19 15:03:10,822 INFO L131 ngComponentsAnalysis]: Automaton has 224 accepting balls. 219346 [2024-11-19 15:03:10,822 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:03:10,822 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:03:10,823 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:10,823 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:10,823 INFO L745 eck$LassoCheckResult]: Stem: 1457826#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 1457827#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 1457639#L256 assume !(1 == ~main_in1_req_up~0); 1457591#L256-2 assume !(1 == ~main_in2_req_up~0); 1457593#L267-1 assume !(1 == ~main_sum_req_up~0); 1458130#L278-1 assume !(1 == ~main_diff_req_up~0); 1457573#L289-1 assume !(1 == ~main_pres_req_up~0); 1457574#L300-1 assume !(1 == ~main_dbl_req_up~0); 1474789#L311-1 assume !(1 == ~main_zero_req_up~0); 1474631#L322-1 assume !(1 == ~main_clk_req_up~0); 1474627#L333-1 assume 1 == ~N_generate_i~0;~N_generate_st~0 := 0; 1474624#L351-1 assume 1 == ~S1_addsub_i~0;~S1_addsub_st~0 := 0; 1474622#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 1474621#L361-1 assume 1 == ~S3_zero_i~0;~S3_zero_st~0 := 0; 1474617#L366-1 assume 1 == ~D_print_i~0;~D_print_st~0 := 0; 1474615#L371-1 assume !(0 == ~main_in1_ev~0); 1474613#L376-1 assume !(0 == ~main_in2_ev~0); 1474611#L381-1 assume !(0 == ~main_sum_ev~0); 1474609#L386-1 assume !(0 == ~main_diff_ev~0); 1474607#L391-1 assume !(0 == ~main_pres_ev~0); 1474605#L396-1 assume !(0 == ~main_dbl_ev~0); 1474603#L401-1 assume !(0 == ~main_zero_ev~0); 1474601#L406-1 assume !(0 == ~main_clk_ev~0); 1474599#L411-1 assume !(0 == ~main_clk_pos_edge~0); 1474597#L416-1 assume !(0 == ~main_clk_neg_edge~0); 1474595#L421-1 assume !(1 == ~main_clk_pos_edge~0); 1474593#L426-1 assume !(1 == ~main_clk_pos_edge~0); 1474591#L431-1 assume !(1 == ~main_clk_pos_edge~0); 1474589#L436-1 assume !(1 == ~main_clk_pos_edge~0); 1474587#L441-1 assume !(1 == ~main_clk_pos_edge~0); 1474585#L446-1 assume !(1 == ~main_in1_ev~0); 1474583#L451-1 assume !(1 == ~main_in2_ev~0); 1474581#L456-1 assume !(1 == ~main_sum_ev~0); 1474579#L461-1 assume !(1 == ~main_diff_ev~0); 1474577#L466-1 assume !(1 == ~main_pres_ev~0); 1474575#L471-1 assume !(1 == ~main_dbl_ev~0); 1474573#L476-1 assume !(1 == ~main_zero_ev~0); 1474571#L481-1 assume !(1 == ~main_clk_ev~0); 1474569#L486-1 assume !(1 == ~main_clk_pos_edge~0); 1474567#L491-1 assume !(1 == ~main_clk_neg_edge~0); 1474565#L742-1 assume !false; 1474563#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 1474560#L229 [2024-11-19 15:03:10,823 INFO L747 eck$LassoCheckResult]: Loop: 1474560#L229 assume !false; 1474556#L147 assume 0 == ~N_generate_st~0; 1474552#L160-1 assume 0 == ~N_generate_st~0;havoc eval_#t~nondet4#1;eval_~tmp~0#1 := eval_#t~nondet4#1;havoc eval_#t~nondet4#1; 1474548#L173 assume !(0 != eval_~tmp~0#1); 1474549#L169 assume 0 == ~S1_addsub_st~0;havoc eval_#t~nondet5#1;eval_~tmp___0~0#1 := eval_#t~nondet5#1;havoc eval_#t~nondet5#1; 1474636#L188 assume !(0 != eval_~tmp___0~0#1); 1474633#L184 assume !(0 == ~S2_presdbl_st~0); 1474629#L199 assume 0 == ~S3_zero_st~0;havoc eval_#t~nondet7#1;eval_~tmp___2~0#1 := eval_#t~nondet7#1;havoc eval_#t~nondet7#1; 1474626#L218 assume !(0 != eval_~tmp___2~0#1); 1474623#L214 assume 0 == ~D_print_st~0;havoc eval_#t~nondet8#1;eval_~tmp___3~0#1 := eval_#t~nondet8#1;havoc eval_#t~nondet8#1; 1474561#L233 assume !(0 != eval_~tmp___3~0#1); 1474560#L229 [2024-11-19 15:03:10,823 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:10,824 INFO L85 PathProgramCache]: Analyzing trace with hash 1897430713, now seen corresponding path program 1 times [2024-11-19 15:03:10,824 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:10,824 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1360792193] [2024-11-19 15:03:10,824 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:03:10,824 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:10,830 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:03:10,855 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:03:10,855 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:03:10,855 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1360792193] [2024-11-19 15:03:10,855 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1360792193] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:03:10,856 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:03:10,856 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:03:10,856 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [547590832] [2024-11-19 15:03:10,856 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:03:10,856 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:03:10,856 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:10,856 INFO L85 PathProgramCache]: Analyzing trace with hash 263530038, now seen corresponding path program 1 times [2024-11-19 15:03:10,856 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:10,856 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1780402148] [2024-11-19 15:03:10,857 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:03:10,857 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:10,859 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:10,859 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:03:10,860 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:10,862 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:03:10,912 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:03:10,912 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:03:10,912 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:03:10,912 INFO L87 Difference]: Start difference. First operand 253411 states and 370695 transitions. cyclomatic complexity: 117508 Second operand has 4 states, 4 states have (on average 10.5) internal successors, (42), 4 states have internal predecessors, (42), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:12,063 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:03:12,064 INFO L93 Difference]: Finished difference Result 152871 states and 223090 transitions. [2024-11-19 15:03:12,064 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 152871 states and 223090 transitions. [2024-11-19 15:03:12,586 INFO L131 ngComponentsAnalysis]: Automaton has 96 accepting balls. 131250 [2024-11-19 15:03:12,904 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 152871 states to 152871 states and 223090 transitions. [2024-11-19 15:03:12,904 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 152871 [2024-11-19 15:03:12,993 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 152871 [2024-11-19 15:03:12,993 INFO L73 IsDeterministic]: Start isDeterministic. Operand 152871 states and 223090 transitions. [2024-11-19 15:03:13,070 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:03:13,070 INFO L218 hiAutomatonCegarLoop]: Abstraction has 152871 states and 223090 transitions. [2024-11-19 15:03:13,134 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 152871 states and 223090 transitions. [2024-11-19 15:03:14,850 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 152871 to 152871. [2024-11-19 15:03:14,973 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 152871 states, 152871 states have (on average 1.4593349948649514) internal successors, (223090), 152870 states have internal predecessors, (223090), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:16,002 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 152871 states to 152871 states and 223090 transitions. [2024-11-19 15:03:16,002 INFO L240 hiAutomatonCegarLoop]: Abstraction has 152871 states and 223090 transitions. [2024-11-19 15:03:16,003 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2024-11-19 15:03:16,003 INFO L425 stractBuchiCegarLoop]: Abstraction has 152871 states and 223090 transitions. [2024-11-19 15:03:16,003 INFO L332 stractBuchiCegarLoop]: ======== Iteration 21 ============ [2024-11-19 15:03:16,003 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 152871 states and 223090 transitions. [2024-11-19 15:03:16,450 INFO L131 ngComponentsAnalysis]: Automaton has 96 accepting balls. 131250 [2024-11-19 15:03:16,450 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:03:16,450 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:03:16,450 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:16,451 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:16,451 INFO L745 eck$LassoCheckResult]: Stem: 1864129#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 1864130#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 1863930#L256 assume !(1 == ~main_in1_req_up~0); 1863883#L256-2 assume !(1 == ~main_in2_req_up~0); 1863885#L267-1 assume !(1 == ~main_sum_req_up~0); 1863917#L278-1 assume !(1 == ~main_diff_req_up~0); 1863865#L289-1 assume !(1 == ~main_pres_req_up~0); 1863866#L300-1 assume !(1 == ~main_dbl_req_up~0); 1893381#L311-1 assume !(1 == ~main_zero_req_up~0); 1893375#L322-1 assume !(1 == ~main_clk_req_up~0); 1893371#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 1893367#L351-1 assume 1 == ~S1_addsub_i~0;~S1_addsub_st~0 := 0; 1893368#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 1893421#L361-1 assume 1 == ~S3_zero_i~0;~S3_zero_st~0 := 0; 1893418#L366-1 assume 1 == ~D_print_i~0;~D_print_st~0 := 0; 1893416#L371-1 assume !(0 == ~main_in1_ev~0); 1893414#L376-1 assume !(0 == ~main_in2_ev~0); 1893412#L381-1 assume !(0 == ~main_sum_ev~0); 1893410#L386-1 assume !(0 == ~main_diff_ev~0); 1893408#L391-1 assume !(0 == ~main_pres_ev~0); 1893406#L396-1 assume !(0 == ~main_dbl_ev~0); 1893404#L401-1 assume !(0 == ~main_zero_ev~0); 1893402#L406-1 assume !(0 == ~main_clk_ev~0); 1893400#L411-1 assume !(0 == ~main_clk_pos_edge~0); 1893398#L416-1 assume !(0 == ~main_clk_neg_edge~0); 1893396#L421-1 assume !(1 == ~main_clk_pos_edge~0); 1893393#L426-1 assume !(1 == ~main_clk_pos_edge~0); 1893391#L431-1 assume !(1 == ~main_clk_pos_edge~0); 1893388#L436-1 assume !(1 == ~main_clk_pos_edge~0); 1893383#L441-1 assume !(1 == ~main_clk_pos_edge~0); 1893377#L446-1 assume !(1 == ~main_in1_ev~0); 1893372#L451-1 assume !(1 == ~main_in2_ev~0); 1893369#L456-1 assume !(1 == ~main_sum_ev~0); 1893365#L461-1 assume !(1 == ~main_diff_ev~0); 1893362#L466-1 assume !(1 == ~main_pres_ev~0); 1893361#L471-1 assume !(1 == ~main_dbl_ev~0); 1893360#L476-1 assume !(1 == ~main_zero_ev~0); 1893359#L481-1 assume !(1 == ~main_clk_ev~0); 1893358#L486-1 assume !(1 == ~main_clk_pos_edge~0); 1893357#L491-1 assume !(1 == ~main_clk_neg_edge~0); 1893356#L742-1 assume !false; 1893286#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 1893278#L229 [2024-11-19 15:03:16,451 INFO L747 eck$LassoCheckResult]: Loop: 1893278#L229 assume !false; 1893272#L147 assume !(0 == ~N_generate_st~0); 1893269#L151 assume 0 == ~S1_addsub_st~0; 1893265#L160-1 assume !(0 == ~N_generate_st~0); 1893261#L169 assume 0 == ~S1_addsub_st~0;havoc eval_#t~nondet5#1;eval_~tmp___0~0#1 := eval_#t~nondet5#1;havoc eval_#t~nondet5#1; 1893256#L188 assume !(0 != eval_~tmp___0~0#1); 1893257#L184 assume !(0 == ~S2_presdbl_st~0); 1893288#L199 assume 0 == ~S3_zero_st~0;havoc eval_#t~nondet7#1;eval_~tmp___2~0#1 := eval_#t~nondet7#1;havoc eval_#t~nondet7#1; 1893289#L218 assume !(0 != eval_~tmp___2~0#1); 1893354#L214 assume 0 == ~D_print_st~0;havoc eval_#t~nondet8#1;eval_~tmp___3~0#1 := eval_#t~nondet8#1;havoc eval_#t~nondet8#1; 1893284#L233 assume !(0 != eval_~tmp___3~0#1); 1893278#L229 [2024-11-19 15:03:16,452 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:16,452 INFO L85 PathProgramCache]: Analyzing trace with hash -2122776969, now seen corresponding path program 1 times [2024-11-19 15:03:16,452 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:16,452 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [292493664] [2024-11-19 15:03:16,452 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:03:16,452 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:16,464 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:03:16,503 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:03:16,505 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:03:16,505 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [292493664] [2024-11-19 15:03:16,505 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [292493664] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:03:16,505 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:03:16,506 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:03:16,506 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [747467285] [2024-11-19 15:03:16,506 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:03:16,506 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:03:16,507 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:16,507 INFO L85 PathProgramCache]: Analyzing trace with hash 105804796, now seen corresponding path program 1 times [2024-11-19 15:03:16,507 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:16,507 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [558560524] [2024-11-19 15:03:16,507 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:03:16,507 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:16,511 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:16,511 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:03:16,513 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:16,515 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:03:16,557 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:03:16,557 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:03:16,557 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:03:16,558 INFO L87 Difference]: Start difference. First operand 152871 states and 223090 transitions. cyclomatic complexity: 70315 Second operand has 4 states, 4 states have (on average 10.5) internal successors, (42), 4 states have internal predecessors, (42), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:16,976 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:03:16,976 INFO L93 Difference]: Finished difference Result 109199 states and 158994 transitions. [2024-11-19 15:03:16,976 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 109199 states and 158994 transitions. [2024-11-19 15:03:17,401 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 94626 [2024-11-19 15:03:18,382 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 109199 states to 109199 states and 158994 transitions. [2024-11-19 15:03:18,382 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 109199 [2024-11-19 15:03:18,450 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 109199 [2024-11-19 15:03:18,450 INFO L73 IsDeterministic]: Start isDeterministic. Operand 109199 states and 158994 transitions. [2024-11-19 15:03:18,505 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:03:18,506 INFO L218 hiAutomatonCegarLoop]: Abstraction has 109199 states and 158994 transitions. [2024-11-19 15:03:18,561 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 109199 states and 158994 transitions. [2024-11-19 15:03:19,267 INFO L88 GeneralOperation]: Finished minimizeSevpa. Reduced states from 109199 to 109199. [2024-11-19 15:03:19,350 INFO L82 GeneralOperation]: Start removeUnreachable. Operand has 109199 states, 109199 states have (on average 1.4560023443438126) internal successors, (158994), 109198 states have internal predecessors, (158994), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:20,226 INFO L88 GeneralOperation]: Finished removeUnreachable. Reduced from 109199 states to 109199 states and 158994 transitions. [2024-11-19 15:03:20,227 INFO L240 hiAutomatonCegarLoop]: Abstraction has 109199 states and 158994 transitions. [2024-11-19 15:03:20,227 INFO L141 InterpolantAutomaton]: Switched to read-only mode: deterministic interpolant automaton has 4 states. [2024-11-19 15:03:20,228 INFO L425 stractBuchiCegarLoop]: Abstraction has 109199 states and 158994 transitions. [2024-11-19 15:03:20,228 INFO L332 stractBuchiCegarLoop]: ======== Iteration 22 ============ [2024-11-19 15:03:20,228 INFO L72 BuchiIsEmpty]: Start buchiIsEmpty. Operand 109199 states and 158994 transitions. [2024-11-19 15:03:20,450 INFO L131 ngComponentsAnalysis]: Automaton has 64 accepting balls. 94626 [2024-11-19 15:03:20,450 INFO L87 BuchiIsEmpty]: Finished buchiIsEmpty Result is false [2024-11-19 15:03:20,450 INFO L119 BuchiIsEmpty]: Starting construction of run [2024-11-19 15:03:20,450 INFO L148 hiAutomatonCegarLoop]: Counterexample stem histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:20,451 INFO L149 hiAutomatonCegarLoop]: Counterexample loop histogram [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1] [2024-11-19 15:03:20,451 INFO L745 eck$LassoCheckResult]: Stem: 2126198#$Ultimate##0 assume { :begin_inline_ULTIMATE.init } true;assume 0 == #valid[0];assume 0 < #StackHeapBarrier;call #Ultimate.allocInit(2, 1);call write~init~int#0(48, 1, 0, 1);call write~init~int#0(0, 1, 1, 1);call #Ultimate.allocInit(17, 2);call #Ultimate.allocInit(12, 3);~main_in1_val~0 := 0;~main_in1_val_t~0 := 0;~main_in1_ev~0 := 0;~main_in1_req_up~0 := 0;~main_in2_val~0 := 0;~main_in2_val_t~0 := 0;~main_in2_ev~0 := 0;~main_in2_req_up~0 := 0;~main_diff_val~0 := 0;~main_diff_val_t~0 := 0;~main_diff_ev~0 := 0;~main_diff_req_up~0 := 0;~main_sum_val~0 := 0;~main_sum_val_t~0 := 0;~main_sum_ev~0 := 0;~main_sum_req_up~0 := 0;~main_pres_val~0 := 0;~main_pres_val_t~0 := 0;~main_pres_ev~0 := 0;~main_pres_req_up~0 := 0;~main_dbl_val~0 := 0;~main_dbl_val_t~0 := 0;~main_dbl_ev~0 := 0;~main_dbl_req_up~0 := 0;~main_zero_val~0 := 0;~main_zero_val_t~0 := 0;~main_zero_ev~0 := 0;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_val_t~0 := 0;~main_clk_ev~0 := 0;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 0;~main_clk_neg_edge~0 := 0;~N_generate_st~0 := 0;~N_generate_i~0 := 0;~S1_addsub_st~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_st~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_st~0 := 0;~S3_zero_i~0 := 0;~D_z~0 := 0;~D_print_st~0 := 0;~D_print_i~0 := 0; 2126199#L-1 assume { :end_inline_ULTIMATE.init } true;assume { :begin_inline_main } true;havoc main_#res#1;havoc main_~count~0#1, main_~__retres2~0#1;havoc main_~count~0#1;havoc main_~__retres2~0#1;~main_in1_ev~0 := 2;~main_in1_req_up~0 := 0;~main_in2_ev~0 := 2;~main_in2_req_up~0 := 0;~main_diff_ev~0 := 2;~main_diff_req_up~0 := 0;~main_sum_ev~0 := 2;~main_sum_req_up~0 := 0;~main_pres_ev~0 := 2;~main_pres_req_up~0 := 0;~main_dbl_ev~0 := 2;~main_dbl_req_up~0 := 0;~main_zero_ev~0 := 2;~main_zero_req_up~0 := 0;~main_clk_val~0 := 0;~main_clk_ev~0 := 2;~main_clk_req_up~0 := 0;~main_clk_pos_edge~0 := 2;~main_clk_neg_edge~0 := 2;main_~count~0#1 := 0;~N_generate_i~0 := 0;~S1_addsub_i~0 := 0;~S2_presdbl_i~0 := 0;~S3_zero_i~0 := 0;~D_print_i~0 := 0;assume { :begin_inline_start_simulation } true;havoc start_simulation_~kernel_st~0#1;havoc start_simulation_~kernel_st~0#1;start_simulation_~kernel_st~0#1 := 0; 2126010#L256 assume !(1 == ~main_in1_req_up~0); 2125963#L256-2 assume !(1 == ~main_in2_req_up~0); 2125965#L267-1 assume !(1 == ~main_sum_req_up~0); 2125997#L278-1 assume !(1 == ~main_diff_req_up~0); 2125945#L289-1 assume !(1 == ~main_pres_req_up~0); 2125946#L300-1 assume !(1 == ~main_dbl_req_up~0); 2128335#L311-1 assume !(1 == ~main_zero_req_up~0); 2128326#L322-1 assume !(1 == ~main_clk_req_up~0); 2128327#L333-1 assume !(1 == ~N_generate_i~0);~N_generate_st~0 := 2; 2129961#L351-1 assume !(1 == ~S1_addsub_i~0);~S1_addsub_st~0 := 2; 2129960#L356-1 assume !(1 == ~S2_presdbl_i~0);~S2_presdbl_st~0 := 2; 2129958#L361-1 assume 1 == ~S3_zero_i~0;~S3_zero_st~0 := 0; 2129959#L366-1 assume 1 == ~D_print_i~0;~D_print_st~0 := 0; 2129970#L371-1 assume !(0 == ~main_in1_ev~0); 2129969#L376-1 assume !(0 == ~main_in2_ev~0); 2129968#L381-1 assume !(0 == ~main_sum_ev~0); 2129967#L386-1 assume !(0 == ~main_diff_ev~0); 2129966#L391-1 assume !(0 == ~main_pres_ev~0); 2129965#L396-1 assume !(0 == ~main_dbl_ev~0); 2129964#L401-1 assume !(0 == ~main_zero_ev~0); 2129963#L406-1 assume !(0 == ~main_clk_ev~0); 2129962#L411-1 assume !(0 == ~main_clk_pos_edge~0); 2129868#L416-1 assume !(0 == ~main_clk_neg_edge~0); 2129866#L421-1 assume !(1 == ~main_clk_pos_edge~0); 2129863#L426-1 assume !(1 == ~main_clk_pos_edge~0); 2129861#L431-1 assume !(1 == ~main_clk_pos_edge~0); 2129858#L436-1 assume !(1 == ~main_clk_pos_edge~0); 2129855#L441-1 assume !(1 == ~main_clk_pos_edge~0); 2129852#L446-1 assume !(1 == ~main_in1_ev~0); 2129849#L451-1 assume !(1 == ~main_in2_ev~0); 2129846#L456-1 assume !(1 == ~main_sum_ev~0); 2129843#L461-1 assume !(1 == ~main_diff_ev~0); 2129840#L466-1 assume !(1 == ~main_pres_ev~0); 2129837#L471-1 assume !(1 == ~main_dbl_ev~0); 2129834#L476-1 assume !(1 == ~main_zero_ev~0); 2129831#L481-1 assume !(1 == ~main_clk_ev~0); 2129828#L486-1 assume !(1 == ~main_clk_pos_edge~0); 2129825#L491-1 assume !(1 == ~main_clk_neg_edge~0); 2129565#L742-1 assume !false; 2129562#L503 start_simulation_~kernel_st~0#1 := 1;assume { :begin_inline_eval } true;havoc eval_#t~nondet4#1, eval_#t~nondet5#1, eval_#t~nondet6#1, eval_#t~nondet7#1, eval_#t~nondet8#1, eval_~tmp~0#1, eval_~tmp___0~0#1, eval_~tmp___1~0#1, eval_~tmp___2~0#1, eval_~tmp___3~0#1;havoc eval_~tmp~0#1;havoc eval_~tmp___0~0#1;havoc eval_~tmp___1~0#1;havoc eval_~tmp___2~0#1;havoc eval_~tmp___3~0#1; 2129556#L229 [2024-11-19 15:03:20,451 INFO L747 eck$LassoCheckResult]: Loop: 2129556#L229 assume !false; 2129553#L147 assume !(0 == ~N_generate_st~0); 2129548#L151 assume !(0 == ~S1_addsub_st~0); 2129549#L154 assume !(0 == ~S2_presdbl_st~0); 2129801#L157 assume 0 == ~S3_zero_st~0; 2129799#L160-1 assume !(0 == ~N_generate_st~0); 2129796#L169 assume !(0 == ~S1_addsub_st~0); 2129761#L184 assume !(0 == ~S2_presdbl_st~0); 2129755#L199 assume 0 == ~S3_zero_st~0;havoc eval_#t~nondet7#1;eval_~tmp___2~0#1 := eval_#t~nondet7#1;havoc eval_#t~nondet7#1; 2129753#L218 assume !(0 != eval_~tmp___2~0#1); 2129748#L214 assume 0 == ~D_print_st~0;havoc eval_#t~nondet8#1;eval_~tmp___3~0#1 := eval_#t~nondet8#1;havoc eval_#t~nondet8#1; 2129559#L233 assume !(0 != eval_~tmp___3~0#1); 2129556#L229 [2024-11-19 15:03:20,451 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:20,452 INFO L85 PathProgramCache]: Analyzing trace with hash -1421177095, now seen corresponding path program 1 times [2024-11-19 15:03:20,452 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:20,452 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1693412171] [2024-11-19 15:03:20,452 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:03:20,452 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:20,458 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is unsat [2024-11-19 15:03:20,487 INFO L134 CoverageAnalysis]: Checked inductivity of 0 backedges. 0 proven. 0 refuted. 0 times theorem prover too weak. 0 trivial. 0 not checked. [2024-11-19 15:03:20,487 INFO L136 FreeRefinementEngine]: Strategy CAMEL found an infeasible trace [2024-11-19 15:03:20,487 INFO L334 FreeRefinementEngine]: Using interpolant generator IpTcStrategyModuleSmtInterpolCraig [1693412171] [2024-11-19 15:03:20,487 INFO L158 FreeRefinementEngine]: IpTcStrategyModuleSmtInterpolCraig [1693412171] provided 1 perfect and 0 imperfect interpolant sequences [2024-11-19 15:03:20,488 INFO L185 FreeRefinementEngine]: Found 1 perfect and 0 imperfect interpolant sequences. [2024-11-19 15:03:20,488 INFO L198 FreeRefinementEngine]: Number of different interpolants: perfect sequences [4] imperfect sequences [] total 4 [2024-11-19 15:03:20,488 INFO L121 tionRefinementEngine]: Using interpolant automaton builder IpAbStrategyModuleStraightlineAll [1516913259] [2024-11-19 15:03:20,488 INFO L85 oduleStraightlineAll]: Using 1 perfect interpolants to construct interpolant automaton [2024-11-19 15:03:20,488 INFO L750 eck$LassoCheckResult]: stem already infeasible [2024-11-19 15:03:20,488 INFO L157 PredicateUnifier]: Initialized classic predicate unifier [2024-11-19 15:03:20,488 INFO L85 PathProgramCache]: Analyzing trace with hash 1118247229, now seen corresponding path program 1 times [2024-11-19 15:03:20,488 INFO L118 FreeRefinementEngine]: Executing refinement strategy CAMEL [2024-11-19 15:03:20,488 INFO L334 FreeRefinementEngine]: Using trace check IpTcStrategyModuleSmtInterpolCraig [1864625508] [2024-11-19 15:03:20,488 INFO L95 rtionOrderModulation]: Keeping assertion order NOT_INCREMENTALLY [2024-11-19 15:03:20,489 INFO L127 SolverBuilder]: Constructing new instance of SMTInterpol with explicit timeout -1 ms and remaining time -1 ms [2024-11-19 15:03:20,491 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:20,492 INFO L356 TraceCheck]: Trace is feasible, we will do another trace check, this time with branch encoders. [2024-11-19 15:03:20,492 INFO L136 AnnotateAndAsserter]: Conjunction of SSA is sat [2024-11-19 15:03:20,494 INFO L130 FreeRefinementEngine]: Strategy CAMEL found a feasible trace [2024-11-19 15:03:20,524 INFO L100 FreeRefinementEngine]: Using predicate unifier PredicateUnifier provided by strategy CAMEL [2024-11-19 15:03:20,525 INFO L143 InterpolantAutomaton]: Constructing interpolant automaton starting with 4 interpolants. [2024-11-19 15:03:20,525 INFO L145 InterpolantAutomaton]: CoverageRelationStatistics Valid=5, Invalid=7, Unknown=0, NotChecked=0, Total=12 [2024-11-19 15:03:20,525 INFO L87 Difference]: Start difference. First operand 109199 states and 158994 transitions. cyclomatic complexity: 49859 Second operand has 4 states, 4 states have (on average 10.5) internal successors, (42), 4 states have internal predecessors, (42), 0 states have call successors, (0), 0 states have call predecessors, (0), 0 states have return successors, (0), 0 states have call predecessors, (0), 0 states have call successors, (0) [2024-11-19 15:03:20,747 INFO L144 Difference]: Subtrahend was deterministic. Have not used determinization. [2024-11-19 15:03:20,748 INFO L93 Difference]: Finished difference Result 81667 states and 118838 transitions. [2024-11-19 15:03:20,748 INFO L82 GeneralOperation]: Start removeNonLiveStates. Operand 81667 states and 118838 transitions. [2024-11-19 15:03:21,082 INFO L131 ngComponentsAnalysis]: Automaton has 48 accepting balls. 71796 [2024-11-19 15:03:21,253 INFO L88 GeneralOperation]: Finished removeNonLiveStates. Reduced from 81667 states to 81667 states and 118838 transitions. [2024-11-19 15:03:21,253 INFO L87 BuchiClosureNwa]: Accepting states before buchiClosure: 81667 [2024-11-19 15:03:21,306 INFO L106 BuchiClosureNwa]: Accepting states after buchiClosure: 81667 [2024-11-19 15:03:21,307 INFO L73 IsDeterministic]: Start isDeterministic. Operand 81667 states and 118838 transitions. [2024-11-19 15:03:21,355 INFO L80 IsDeterministic]: Finished isDeterministic. Operand is deterministic. [2024-11-19 15:03:21,356 INFO L218 hiAutomatonCegarLoop]: Abstraction has 81667 states and 118838 transitions. [2024-11-19 15:03:21,402 INFO L82 GeneralOperation]: Start minimizeSevpa. Operand 81667 states and 118838 transitions.